Spice Simulation of Passive Protection in Smart Power ICs
When designing in Smart Power technologies, TCAD simulations are mandatory to design effective passive protections against parasitic couplings due to minority carriers. The objective of this paper is to propose a spice-based approach to characterize electrical key parameters of a passive protection directly within standard IC design flow avoiding time consuming TCAD simulations. Our methodology consists in integrating a new substrate model in spice to enable designers to derive themselves process specific design rules and reduce substrate couplings. This methodology enables designers to access valuable results in the early stage of IC design, where before such results could be obtained only in the final verification step.
WOS:000364071600095
2015
978-83-63578-06-0
New York
4
500
503
REVIEWED
Event name | Event place | Event date |
Torun, Poland | JUN 25-27, 2015 | |