Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Conferences, Workshops, Symposiums, and Seminars
  4. A 4.1 pJ/b 25.6 Gb/s 4-PAM Reduced-State Sliding-Block Viterbi Detector in 14 nm CMOS
 
conference paper

A 4.1 pJ/b 25.6 Gb/s 4-PAM Reduced-State Sliding-Block Viterbi Detector in 14 nm CMOS

Yueksel, Hazar
•
Braendli, Matthias
•
Burg, Andreas  
Show more
2016
Esscirc Conference 2016
46th European Solid-State Device Research Conference (ESSDERC) / 42nd European Solid-State Circuits Conference (ESSCIRC)

The implementation of a digital four-level pulse-amplitude-modulation reduced-state sliding-block Viterbi detector (VD) with two substates and two embedded per-survivor decision-feedback taps operating at one-eighth of the modulation rate is described. Implemented in an experimental chip fabricated in 14nm CMOS, the VD is designed to recover data at 25.6 Gb/s over an emulated time-dispersive channel. The power consumption of the VD together with the test circuitry is 105mW at a supply of 0.7V, achieving an overall energy efficiency of 4.1 pJ/b. At a supply of 0.8V, a data rate of 30.4 Gb/s is achieved with an energy efficiency of 5.3 pJ/b. The VD occupies an area of 0.507 +/- 0.717mm(2). Experimental results showing system performance are obtained using a (2(15)-1)-bit pseudo-random binary sequence. The impact on the bit error rate of the synchronization length for block initialization is also measured.

  • Details
  • Metrics
Type
conference paper
DOI
10.1109/ESSCIRC.2016.7598304
Web of Science ID

WOS:000386656300075

Author(s)
Yueksel, Hazar
Braendli, Matthias
Burg, Andreas  
Cherubini, Giovanni
Cideciyan, Roy D.
Francese, Pier Andrea
Furrer, Simeon
Kossel, Marcel
Kull, Lukas
Luu, Danny
Show more
Date Issued

2016

Publisher

Ieee

Publisher place

New York

Published in
Esscirc Conference 2016
ISBN of the book

978-1-5090-2972-3

Total of pages

4

Series title/Series vol.

Proceedings of the European Solid-State Circuits Conference

Start page

309

End page

312

Editorial or Peer reviewed

REVIEWED

Written at

OTHER

EPFL units
TCL  
Event nameEvent placeEvent date
46th European Solid-State Device Research Conference (ESSDERC) / 42nd European Solid-State Circuits Conference (ESSCIRC)

Lausanne, SWITZERLAND

SEP 12-15, 2016

Available on Infoscience
January 24, 2017
Use this identifier to reference this record
https://infoscience.epfl.ch/handle/20.500.14299/133442
Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés