Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Conferences, Workshops, Symposiums, and Seminars
  4. Scale-Out Processors
 
conference paper

Scale-Out Processors

Lotfi-Kamran, Pejman  
•
Grot, Boris  
•
Ferdman, Michael  
Show more
2012
Proceedings of the 39th Annual International Symposium on Computer Architecture
39th Annual International Symposium on Computer Architecture

Scale-out datacenters mandate high per-server throughput to get the maximum benefit from the large TCO investment. Emerging applications (e.g., data serving and web search) that run in these datacenters operate on vast datasets that are not accommodated by on-die caches of existing server chips. Large caches reduce the die area available for cores and lower performance through long access latency when instructions are fetched. Performance on scale-out workloads is maximized through a modestly-sized last-level cache that captures the instruction footprint at the lowest possible access latency. In this work, we introduce a methodology for designing scalable and efficient scale-out server processors. Based on a metric of performance-density, we facilitate the design of optimal multi-core configurations, called pods. Each pod is a complete server that tightly couples a number of cores to a small last-level cache using a fast interconnect. Replicating the pod to fill the die area yields processors which have optimal performance density, leading to maximum per-chip throughput. Moreover, as each pod is a stand-alone server, scale-out processors avoid the expense of global (i.e., interpod) interconnect and coherence. These features synergistically maximize throughput, lower design complexity, and improve technology scalability. In 20nm technology, scale-out chips improve throughput by 5x-6.5x over conventional and by 1.6x-1.9x over emerging tiled organizations.

  • Files
  • Details
  • Metrics
Type
conference paper
DOI
10.1145/2366231.2337217
Web of Science ID

WOS:000309010000043

Author(s)
Lotfi-Kamran, Pejman  
Grot, Boris  
Ferdman, Michael  
Volos, Stavros  
Kocberber, Onur  
Picorel, Javier  
Adileh, Almutaz  
Jevdjic, Djordje  
Idgunji, Sachin
Ozer, Emre
Show more
Date Issued

2012

Publisher

Ieee

Publisher place

New York

Published in
Proceedings of the 39th Annual International Symposium on Computer Architecture
ISBN of the book

978-1-4503-1642-2

Total of pages

12

Series title/Series vol.

Conference Proceedings Annual International Symposium on Computer Architecture

Subjects

Scale-Out Processors

•

Scale-Out Workloads

•

Processor Efficiency

•

Performance Density

•

Datacenters

Editorial or Peer reviewed

REVIEWED

Written at

EPFL

EPFL units
PARSA  
Event nameEvent placeEvent date
39th Annual International Symposium on Computer Architecture

Portland, Oregon, USA

June 9-13, 2012

Available on Infoscience
April 20, 2012
Use this identifier to reference this record
https://infoscience.epfl.ch/handle/20.500.14299/79552
Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés