Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Journal articles
  4. Modeling techniques and verification methodologies for substrate coupling effects in mixed-signal system-on-chip designs
 
research article

Modeling techniques and verification methodologies for substrate coupling effects in mixed-signal system-on-chip designs

Koukab, Adil  
•
Banerjee, Kaustav  
•
Declercq, Michel  
2004
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems

The substrate noise coupling problems in today's complex mixed-signal system-on-chip (MS-SOC) brings a new set of challenges for designers. In this paper, we propose a global methodology that includes an early verification in the design flow as well as a postlayout iterative optimization to deal with substrate noise, and helps designers to achieve a first silicon-success of their chips. An improved semi-analytical modeling technique exploiting the basic behaviors of this noise is developed. This method significantly accelerates the substrate modeling, avoids the dense matrix storage, and, hence, enables the implementation of an iterative noise-immunity optimization loop working at full-chip level. The integration of the methodology in a typical mixed-signal design flow is illustrated and its successful application to achieve a single-chip integration of a transceiver is demonstrated.

  • Files
  • Details
  • Metrics
Type
research article
DOI
10.1109/TCAD.2004.828117
Web of Science ID

WOS:000221659500002

Author(s)
Koukab, Adil  
Banerjee, Kaustav  
Declercq, Michel  
Date Issued

2004

Published in
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
Volume

23

Issue

6

Start page

823

End page

836

Subjects

Circuit noise

•

Coupling circuits

•

Electronic design automation and methodology

•

Inductance

•

Iterative methods

•

Noise reduction

•

Radio frequency

•

System-on-a-chip

•

Transceivers

•

Voltage-controlled oscillators

Editorial or Peer reviewed

REVIEWED

Written at

EPFL

EPFL units
LEG1  
Available on Infoscience
May 15, 2012
Use this identifier to reference this record
https://infoscience.epfl.ch/handle/20.500.14299/80478
Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés