Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Conferences, Workshops, Symposiums, and Seminars
  4. Finding a Needle in the Haystack of Hardened Interconnect Patterns
 
Loading...
Thumbnail Image
conference paper

Finding a Needle in the Haystack of Hardened Interconnect Patterns

Nikolic, Stefan  
•
Zgheib, Grace
•
Ienne, Paolo  
January 1, 2019
2019 29Th International Conference On Field-Programmable Logic And Applications (Fpl)
29th International Conference on Field-Programmable Logic and Applications (FPL)

Circuits naturally exhibit recurring patterns of local interconnect. Hardening those patterns when designing Field Programmable Gate Array (FPGA) clusters can both eliminate slow programmable connections from the critical path and remove the need for transistors to implement them. While we may be able to manually design such clusters, based on intuition and observations, such an endeavour will always leave us in doubt whether we have used the potential of cheap and fast hardened connections to the fullest. On the other hand, since there are similar to 10(7) possible patterns of interconnect among only eight 5-input Look-Up Tables (LUTs), even without considering the possibilities for enforcing input sharing, performing an exhaustive exploration of the design space seems like a task as daunting as finding a needle in a haystack. Despite their enormous sizes, design spaces spanned by such cluster architectures are very well structured. In this paper, we leverage that structure to limit the search to only those points of the space that may perform better than any chosen reference. We demonstrate the usefulness of our techniques by narrowing the space spanned by five 5-LUT structures from hundreds of millions to a set of 261 structures that achieve >= 80% utilization on a set of standard benchmarks, while requiring only 12 external inputs. We believe that the exploration techniques presented here are an important step towards truly exploiting the potentials of hardening programmable connections.

  • Details
  • Metrics
Type
conference paper
DOI
10.1109/FPL.2019.00015
Web of Science ID

WOS:000518670300005

Author(s)
Nikolic, Stefan  
•
Zgheib, Grace
•
Ienne, Paolo  
Date Issued

2019-01-01

Publisher

IEEE

Publisher place

New York

Published in
2019 29Th International Conference On Field-Programmable Logic And Applications (Fpl)
ISBN of the book

978-1-7281-4884-7

Series title/Series vol.

International Conference on Field Programmable and Logic Applications

Start page

31

End page

37

Subjects

design

Peer reviewed

REVIEWED

Written at

EPFL

EPFL units
LAP  
Event nameEvent placeEvent date
29th International Conference on Field-Programmable Logic and Applications (FPL)

Barcelona, SPAIN

Sep 09-13, 2019

Available on Infoscience
March 25, 2020
Use this identifier to reference this record
https://infoscience.epfl.ch/handle/20.500.14299/167627
Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés