Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Conferences, Workshops, Symposiums, and Seminars
  4. Through Silicon Via-Based Grid for Thermal Control in 3D Chips
 
conference paper

Through Silicon Via-Based Grid for Thermal Control in 3D Chips

Ayala, Jose L.
•
Sridhar, Arvind  
•
Pangracious, Vinod
Show more
2009
Nano-Net. NanoNet 2009
Fourth International ICST Conference on Nano-Networks (Nano-Net 2009)

3D stacked chips have become a promising integration technology for modern systems. The complexity reached in multi-processor systems has increased the communication delays between processing cores, and an effective way to diminish this impact on communication is the 3D integration technology and the use of through-silicon vias (TSVs) for inter-layer communication. However, 3D chips present important ther- mal issues due to the presence of processing units with a high power density, which are not homogeneously distributed in the stack. Also, the presence of hot-spots creates thermal gradients that impact negatively on the system reliability and relate with the leakage power consumption. Thus, new approaches for thermal control of 3D chips are in great need. This paper discusses the use of a grid and non-uniform placement of TSVs as an effective mechanism for thermal balancing and control in 3D chips. We have modelled the material layers and TSVs mathematically using a detailed calibration phase based on a real 5-tier 3D chip stack, where several heaters and sensors are manufactured to study the heat diffusion. The obtained results show interesting conclusions about thermal dissipation for 3D chips with TSVs and outline new insights in the area of thermal modeling and optimization for 3D chips by exploiting the inclusion of minimal percentages of TSVs in strategic positions of the layout.

  • Files
  • Details
  • Metrics
Type
conference paper
DOI
10.1007/978-3-642-04850-0_14
Author(s)
Ayala, Jose L.
Sridhar, Arvind  
Pangracious, Vinod
Atienza, David  
Leblebici, Yusuf  
Date Issued

2009

Publisher

Springer

Publisher place

Berlin

Published in
Nano-Net. NanoNet 2009
Series title/Series vol.

Lecture Notes of the Institute for Computer Sciences, Social Informatics and Telecommunications Engineering; 20

Start page

90

End page

98

Subjects

Through silicon vias

•

TSV

•

3D chip

•

thermal analysis

•

thermal control

Editorial or Peer reviewed

REVIEWED

Written at

EPFL

EPFL units
LSM  
ESL  
Event nameEvent placeEvent date
Fourth International ICST Conference on Nano-Networks (Nano-Net 2009)

Luzern

October 18-20, 2009

Available on Infoscience
August 16, 2009
Use this identifier to reference this record
https://infoscience.epfl.ch/handle/20.500.14299/42084
Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés