Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Conferences, Workshops, Symposiums, and Seminars
  4. Low Power 3D Serial TSV Link for High Bandwidth Cross-Chip Communication
 
conference paper

Low Power 3D Serial TSV Link for High Bandwidth Cross-Chip Communication

Beanato, Giulia  
•
Cevrero, Alessandro  
•
De Micheli, Giovanni  
Show more
2014
Proceedings of the 51st ACM/EDAC/IEEE Design Automation Conference (DAC)
51st ACM/EDAC/IEEE Design Automation Conference (DAC)

3D-ICs based on TSV technology provide high bandwidth inter-chip connections. The drawback is that most of the existing TSVs consume a large amount of silicon real estate. We present circuit-level design and analysis of area efficient, low power, high-data-rate 3D serial TSV links. A design space exploration is performed and trade-offs in terms of area, power and performance are presented. Circuit simulations of RC-extracted layouts in 40nm CMOS-technology reveals that 8:1 serialization efficiently balances area consumption and energy efficiency. Using 10μm-diameter TSV technology, an 8Gb/s serial link consumes only 84fJ/bit with 10X area reduction over 8b parallel bus.

  • Files
  • Details
  • Metrics
Loading...
Thumbnail Image
Name

PosterDAC14.pdf

Access type

openaccess

Size

4.29 MB

Format

Adobe PDF

Checksum (MD5)

b7344cee4563cf455d9c531b6ab3c017

Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés