Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Conferences, Workshops, Symposiums, and Seminars
  4. 3D-Stacked CMOS SPAD Image Sensors: Technology and Applications
 
conference paper

3D-Stacked CMOS SPAD Image Sensors: Technology and Applications

Charbon, Edoardo  
•
Bruschini, Claudio  
•
Lee, Myung-Jae  
January 1, 2018
2018 25Th Ieee International Conference On Electronics, Circuits And Systems (Icecs)
25th IEEE International Conference on Electronics, Circuits and Systems (ICECS)

3Dstacked CMOS SPAD based image sensors hold the promise for better sensitivity and more functionality per pixel. The technology enables to separate detection from computation onto different chips, or tiers, that are stacked onto one another. One advantage is to be able to independently optimize detection and processing in dedicated processes. Another is to achieve extremely low skews across large chips, thus enabling accurate timing over multi-megapixel image sensors. A further advantage is the potential of implementing advanced functionality requiring large arrays of computational units directly connected with the detectors, thus paving the way to onchip convolutional neural networks and deep learning engines. In this paper we review several technologies enabling this interesting evolution and examples of possible implementations in the context of actual applications.

  • Details
  • Metrics
Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés