Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Conferences, Workshops, Symposiums, and Seminars
  4. Early Wire Characterization for Predictable Network-on-Chip Global Interconnects
 
conference paper

Early Wire Characterization for Predictable Network-on-Chip Global Interconnects

Hatirnaz, Ilhan
•
Badel, Stéphane
•
Pazos, Nuria
Show more
2007
Proceedings of the ACM International Workshop on System Level Interconnect Prediction
ACM International Workshop on System Level Interconnect Prediction (SLIP)

This work envisions a common design methodology, applicable for every interconnect level and based on early wire characterization, to provide a faster convergence to a feasible and robust design. We claim that such a novel design methodology is vital for upcoming nanometer technologies, where increased variations in both device characteristics and interconnect parameters introduce tedious design closure problems. The proposed methodology has been successfully applied to the wire synthesis of a Network-on-Chip interconnect to: (i) achieve a given delay and noise goals, and (ii) attain a more power-efficient design with respect to existing techniques.

  • Files
  • Details
  • Metrics
Loading...
Thumbnail Image
Name

Early_wire_characterization_for_predictable_network_pn_chip_global_interconnects_p57-hatirnaz.pdf

Access type

openaccess

Size

295.89 KB

Format

Adobe PDF

Checksum (MD5)

90e917d1b1b1a1ca1ff03319aaaeceaa

Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés