Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Conferences, Workshops, Symposiums, and Seminars
  4. A High-Level Synthesis Flow for the Implementation of Iterative Stencil Loop Algorithms on FPGA Devices
 
conference paper

A High-Level Synthesis Flow for the Implementation of Iterative Stencil Loop Algorithms on FPGA Devices

Nacci, Alessandro Antonio  
•
Rana, Vincenzo  
•
Beretta, Ivan  
Show more
2013
Proceedings of the IEEE/ACM 50th Design Automation Conference (DAC'13)
IEEE/ACM 50th Design Automation Conference (DAC'13)

The automatic generation of hardware implementations for a given algorithm is generally a difficult task, especially when data dependencies span across multiple iterations such as in iterative stencil loops (ISLs). In this paper, we introduce an automatic design flow to extract parallelism from an ISL algorithm and perform a design space exploration to identify its best FPGA hardware implementation, in terms of both area and throughput. Experimental results show that the proposed methodology generates hardware designs whose performance is comparable to the one of manually optimized solutions, and orders of magnitude higher than the implementations generated by commercial high-level synthesis tools.

  • Files
  • Details
  • Metrics
Type
conference paper
DOI
10.1145/2463209.2488797
Author(s)
Nacci, Alessandro Antonio  
Rana, Vincenzo  
Beretta, Ivan  
Bruschi, Francesco
Atienza Alonso, David  
Sciuto, Donatella
Date Issued

2013

Publisher

IEEE/ACM Press

Publisher place

San Francisco

Published in
Proceedings of the IEEE/ACM 50th Design Automation Conference (DAC'13)
ISBN of the book

978-1-4503-2071-9/13/05

Volume

1

Issue

1

Start page

1

End page

6

Subjects

EDA

•

High Level Synthesis

•

Iterative stencil loops

•

FPGA

•

Symbolic Execution

•

Embedded Systems

•

Performance and Area Estimation

Editorial or Peer reviewed

REVIEWED

Written at

EPFL

EPFL units
ESL  
Event nameEvent placeEvent date
IEEE/ACM 50th Design Automation Conference (DAC'13)

Austin, Texas, USA

June 2-6, 2013

Available on Infoscience
March 12, 2013
Use this identifier to reference this record
https://infoscience.epfl.ch/handle/20.500.14299/90223
Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés