Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Journal articles
  4. Clock Jitter Compensation in High-Rate ADC Circuits
 
research article

Clock Jitter Compensation in High-Rate ADC Circuits

Towfic, Z. J.
•
Ting, Shang-Kee
•
Sayed, Ali H.  
2012
IEEE Transactions on Signal Processing

Clock timing jitter refers to random perturbations in the sampling time in analog-to-digital converters (ADCs). The perturbations are caused by circuit imperfections in the sampling clock. This paper analyzes the effect of sampling clock jitter on the acquired samples in the midst of random noise. We propose low-complexity digital signal processing methods for estimating the jitter in real-time for direct downconversion receivers at high sampling rates. We also propose adaptive compensation methods for the jitter and analyze the performance of the proposed techniques in some detail as well as through simulations.

  • Details
  • Metrics
Type
research article
DOI
10.1109/TSP.2012.2208958
Author(s)
Towfic, Z. J.
Ting, Shang-Kee
Sayed, Ali H.  
Date Issued

2012

Publisher

IEEE

Published in
IEEE Transactions on Signal Processing
Volume

60

Issue

11

Start page

5738

End page

5753

Editorial or Peer reviewed

REVIEWED

Written at

OTHER

EPFL units
ASL  
Available on Infoscience
December 19, 2017
Use this identifier to reference this record
https://infoscience.epfl.ch/handle/20.500.14299/143293
Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés