Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Journal articles
  4. Implementation of Low-Power 6–8 b 30–90 GS/s Time-Interleaved ADCs With Optimized Input Bandwidth in 32 nm CMOS
 
research article

Implementation of Low-Power 6–8 b 30–90 GS/s Time-Interleaved ADCs With Optimized Input Bandwidth in 32 nm CMOS

Kull, Lukas  
•
Pliva, Jan
•
Toifl, Thomas
Show more
2016
IEEE Journal of Solid-State Circuits

A model for voltage-based time-interleaved sampling is introduced with two implementations of highly interleaved analog-to-digital converters (ADCs) for 100 Gb/s communication systems. The model is suitable for ADCs where the analog input bandwidth is of concern and enables a tradeoff between different architectures with respect to the analog input bandwidth, the hold time of the sampled signal, and constraints on the clock path. The two ADCs at 6 and 8 b resolution implement inline demux sampling with 32× and 64× interleaving to achieve 36 GS/s at 110 mW and 90 GS/s at 667 mW, respectively. The analog input bandwidth of both ADCs exceeds 20 GHz. The SNDR of the 64× interleaved ADC is above 36 dB up to 6.1 GHz and above 33 dB up to 19.9 GHz at 90 GS/s, and the SNDR of the 32× interleaved ADC exceeds 31.6 dB up to Nyquist at 36 GS/s. The 32×and 64× interleaved ADCs are optimized for area and occupy 0.048 and 0.45 mm2, respectively, in 32 nm CMOS SOI technology.

  • Details
  • Metrics
Type
research article
DOI
10.1109/Jssc.2016.2519397
Web of Science ID

WOS:000372550500007

Author(s)
Kull, Lukas  
Pliva, Jan
Toifl, Thomas
Schmatz, Martin
Francese, Pier Andrea
Menolfi, Christian
Braendli, Matthias
Kossel, Marcel
Morf, Thomas
Andersen, Toke Meyer
Show more
Date Issued

2016

Publisher

Ieee-Inst Electrical Electronics Engineers Inc

Published in
IEEE Journal of Solid-State Circuits
Volume

51

Issue

3

Start page

636

End page

648

Subjects

Analog-to-digital converter (ADC)

•

successive approximation (SAR)

•

100 GBE

•

interleaver

•

time-interleaved

•

sampling

•

bandwidth model

•

inline demux

•

asynchronous

•

alternate comparators.

Editorial or Peer reviewed

REVIEWED

Written at

EPFL

EPFL units
LSM  
Available on Infoscience
June 9, 2016
Use this identifier to reference this record
https://infoscience.epfl.ch/handle/20.500.14299/126569
Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés