Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Conferences, Workshops, Symposiums, and Seminars
  4. Coarse Grain Clock Gating Of Streaming Applications In Programmable Logic Implementations
 
conference paper

Coarse Grain Clock Gating Of Streaming Applications In Programmable Logic Implementations

Bezati, Endri  
•
Brunet, Simone Casale
•
Mattavelli, Marco  
Show more
Morawiec, A
•
Hinderscheit, J
2014
Proceedings Of The 2014 Electronic System Level Synthesis Conference (Eslsyn)
4th Electronic System Level Synthesis Conference (ESLsyn)

Streaming applications describe a broad class of computing algorithms in areas such as signal processing, media coding and compression, cryptography, video analytics, network touting and packet processing and many others. For many of these applications, programmable logic devices such as FP-GAs are the implementation platform of choice due to their higher flexibility compared to ASICs and lower power consumption and higher performance compared to processors. This paper presents a set of techniques for taking advantage of the streaming character of the algorithm by selectively switching off parts of the circuit that cannot execute, thus saving power. The implementation is integrated into an existing high-level synthesis flow, and applied to a variety of applications, resulting in up to 20% power reduction with a very small additional logic footprint and no loss in throughput.

  • Details
  • Metrics
Type
conference paper
DOI
10.1109/ESLsyn.2014.6850387
Web of Science ID

WOS:000343562900007

Author(s)
Bezati, Endri  
Brunet, Simone Casale
Mattavelli, Marco  
Janneck, Jorn W.
Editors
Morawiec, A
•
Hinderscheit, J
Date Issued

2014

Publisher

Ieee

Publisher place

New York

Published in
Proceedings Of The 2014 Electronic System Level Synthesis Conference (Eslsyn)
ISBN of the book

979-10-92279-00-9

Total of pages

6

Subjects

clock gating

•

dataflow

•

high-level synthesis

•

stream programming

Editorial or Peer reviewed

REVIEWED

Written at

EPFL

EPFL units
SCI-STI-MM  
Event nameEvent placeEvent date
4th Electronic System Level Synthesis Conference (ESLsyn)

San Francisco, CA

MAY 31-JUN 01, 2014

Available on Infoscience
December 30, 2014
Use this identifier to reference this record
https://infoscience.epfl.ch/handle/20.500.14299/109862
Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés