Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Conferences, Workshops, Symposiums, and Seminars
  4. An ultra high-speed, mixed-signal emulator for solving power system dynamic equations
 
conference paper

An ultra high-speed, mixed-signal emulator for solving power system dynamic equations

Fabre, Laurent  
•
Lanz, Guillaume  
•
Nagel, Ira  
Show more
2011
2011 IEEE 9th International New Circuits and systems conference
2011 IEEE 9th International New Circuits and Systems Conference (NEWCAS)

This paper focuses on a new pipelined processing unit architecture dedicated to mixed-signal power system emulation. Prior research in this field has proven that analog emulation overcomes the speed limits of numerical simulators with reliable accuracy. Then, a new concept based on field programmable power network system (FPPNS) has been developed in order to gain in term of flexibility. It is based on a hybrid architecture where grid equations are solved analogically and generator and load equations are solved digitally. A first platform based on a developed application specific integrated circuit has validated the concept with a 16-node topology. The present work aims to extend the size of the emulation hardware (up to 100 nodes) as well as to increase the speed. Therefore the digital equations are solved on an embedded FPGA containing four parallel pipelined processing unit which are interfaced to the analog emulator. Speed results are provided and compared with a reference numerical simulator. © 2011 IEEE.

  • Details
  • Metrics
Type
conference paper
DOI
10.1109/NEWCAS.2011.5981248
Author(s)
Fabre, Laurent  
Lanz, Guillaume  
Nagel, Ira  
Conte, Fabrizio Lo  
Cherkaoui, Rachid  
Kayal, Maher  
Date Issued

2011

Publisher

IEEE

Published in
2011 IEEE 9th International New Circuits and systems conference
Start page

374

End page

377

Subjects

Concept-based

•

Embedded FPGA

•

Hybrid architectures

•

Load equations

•

Mixed signal

•

Numerical simulators

•

Pipelined processing

•

Power system dynamics

•

Programmable power

•

Speed limit

•

Ultra high speed

Editorial or Peer reviewed

REVIEWED

Written at

EPFL

EPFL units
GR-KA  
DESL  
Event nameEvent placeEvent date
2011 IEEE 9th International New Circuits and Systems Conference (NEWCAS)

Bordeaux, France

26-29 06 2011

Available on Infoscience
November 7, 2011
Use this identifier to reference this record
https://infoscience.epfl.ch/handle/20.500.14299/72311
Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés