Double-gate pentacene thin-film transistor with improved control in sub-threshold region
In this work double-gate pentacene TFT architecture is proposed and experimentally investigated. The devices are fabricated on a polyimide substrate based on a process that combines three levels of stencil lithography with standard photolithography. Similarly to the operation of a conventional double-gate silicon FET, the top-gate bias modulates the threshold voltage of the bottom-gate transistor and significantly improves the transistor sub-threshold swing and leakage current. Moreover, the double gate TFT shows good promise for the enhancement of I-ON/I-OFF, especially by the control of I-OFF in devices with poor top interfaces. (C) 2010 Elsevier Ltd. All rights reserved.
Double-gate pentacene thin-film transistor with improved control in sub-threshold region_1.pdf
openaccess
1.91 MB
Adobe PDF
43fd5d9d13d6082e79993bf3a8a0ccbc
Tsamados_et_al_final.pdf
openaccess
220.68 KB
Adobe PDF
d58954afcd96cf8df529798104fafc7b