Loading...
conference paper
A hybrid CMOS-SET co-fabrication platform using nano-grain polysilicon wires
2005
Microelectronic Engineering
This paper presents a process for the co-fabrication of self-aligned NMOS and single electron transistors made by gated polysilicon wires. The realization of SET–MOS hybrid architectures is also reported. The proposed process exploits an original low energy “hot” ion implantation for the doping of the 10 nm ultra-thin nano-grain polysilicon wire that serves for building the single electron transistors. Standard MOSFET characteristics and charge trapping, inducing hysteresis in the IDS–VGS characteristics of the polysilicon wires, are reported.
Type
conference paper
Web of Science ID
WOS:000228589700041
Authors
Publication date
2005
Published in
Microelectronic Engineering
Volume
78-79
Start page
239
End page
343
Peer reviewed
REVIEWED
Written at
EPFL
EPFL units
Event name | Event place | Event date |
Rotterdam,Netherlands | 19-22 September 2004 | |
Available on Infoscience
May 16, 2007
Use this identifier to reference this record