Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Conferences, Workshops, Symposiums, and Seminars
  4. A 10-to-12 GHz 5mW Charge-Sampling PLL Achieving 50 fsec RMS Jitter,-258.9 dB FOM and-65 dBc Reference Spur
 
conference paper

A 10-to-12 GHz 5mW Charge-Sampling PLL Achieving 50 fsec RMS Jitter,-258.9 dB FOM and-65 dBc Reference Spur

Gong, Jiang
•
Sebastiano, Fabio
•
Charbon, Edoardo  
Show more
January 1, 2020
2020 Ieee Radio Frequency Integrated Circuits Symposium (Rfic)
IEEE Radio Frequency Integrated Circuits Symposium (RFIC)

This paper presents a charge-sampling PLL (CSPLL), that demonstrates the best reported jitter-power FOM of -258.9 dB thanks to its high phase-detection gain and to the removal of the power-hungry buffer driving the phase detector. It also achieves -65 dBc of reference spur by both minimizing the modulated capacitance seen by the VCO tank and reducing the duty cycle of the sampling clock. Without requiring any RF dividers, a 50 mu W frequency tracking loop is also introduced to robustly lock the CSPLL to a 100MHz reference. Fabricated in 40-nm CMOS, the 0.13mm(2) CSPLL achieves an RMS jitter of 50 fsec at 11.4GHz while consuming 5mW.

  • Details
  • Metrics
Type
conference paper
DOI
10.1109/RFIC49505.2020.9218380
Web of Science ID

WOS:000612019100004

Author(s)
Gong, Jiang
Sebastiano, Fabio
Charbon, Edoardo  
Babaie, Masoud
Date Issued

2020-01-01

Publisher

IEEE

Publisher place

New York

Published in
2020 Ieee Radio Frequency Integrated Circuits Symposium (Rfic)
ISBN of the book

978-1-7281-6809-8

Series title/Series vol.

IEEE Radio Frequency Integrated Circuits Symposium

Start page

15

End page

18

Subjects

Engineering, Electrical & Electronic

•

Telecommunications

•

Engineering

•

charge-sampling pll

•

charge-sampling phase detector

•

low-jitter

•

divider-less frequency tracking loop

Editorial or Peer reviewed

REVIEWED

Written at

EPFL

EPFL units
AQUA  
Event nameEvent placeEvent date
IEEE Radio Frequency Integrated Circuits Symposium (RFIC)

ELECTR NETWORK

Aug 04-06, 2020

Available on Infoscience
March 26, 2021
Use this identifier to reference this record
https://infoscience.epfl.ch/handle/20.500.14299/176509
Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés