Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Conferences, Workshops, Symposiums, and Seminars
  4. Full wafer integration of NEMS on CMOS by nanostencil lithography
 
conference presentation

Full wafer integration of NEMS on CMOS by nanostencil lithography

Arcamone, J
•
van den Boogaart, M  
•
Serra-Graells, F
Show more
2006
IEEE International Electron Devices Meeting

Wafer scale nanostencil lithography is used to define 200 nm scale mechanically resonating silicon cantilevers monolithically integrated into CMOS circuits. We demonstrate the simultaneous patterning of ~2000 nanodevices by post-processing standard CMOS wafers using one single metal evaporation, pattern transfer to silicon and subsequent etch of the sacrificial layer. Resonance frequencies around 1.5 MHz were measured in air and vacuum and tuned by applying dc voltages of 10V and 1V respectively.

  • Files
  • Details
  • Metrics
Loading...
Thumbnail Image
Name

Arcamone_2006_IEDM.pdf

Access type

restricted

Size

7.2 MB

Format

Adobe PDF

Checksum (MD5)

99eafb3f5c00384683fb9e8cd067483d

Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés