Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Conferences, Workshops, Symposiums, and Seminars
  4. Sub-Thermionic Scalable III-V Tunnel Field-Effect Transistors Integrated on Si (100)
 
conference paper

Sub-Thermionic Scalable III-V Tunnel Field-Effect Transistors Integrated on Si (100)

Convertino, C.
•
Zota, C. B.
•
Baumgartner, Y.
Show more
January 1, 2019
2019 Ieee International Electron Devices Meeting (Iedm)
65th IEEE Annual International Electron Devices Meeting (IEDM)

We present scalable III-V heterojunction tunnel FETs fabricated using a Si CMOS-compatible FinFET process flow and integrated on Si (100) substrates. The tunneling junction is fabricated through self-aligned selective p(+) GaAsSb raised source epitaxial regrowth on an InGaAs channel. Similarly, the drain is formed by an n(+) InGaAs regrowth. The Si CMOS-compatible fabrication process includes a self-aligned replacement metal gate module, high-k/metal gate, scaled device dimensions and doped extensions, enabling high junction alignment accuracy. The devices exhibit a minimum subthreshold slope of 47 mV/decade, an ION of 1.5 mu A/mu m at I-OFF = 1 nA/mu m and V-DD = 0.3 V, and I-60 of 10 nA/nm. This is the first demonstration of sub-60 mV/decade switching in heterostructure TFETs on Si (100), showing the strong promise of the technology for future advanced logic nodes aiming at low-power applications.

  • Details
  • Metrics
Type
conference paper
DOI
10.1109/IEDM19573.2019.8993610
Web of Science ID

WOS:000553550000176

Author(s)
Convertino, C.
Zota, C. B.
Baumgartner, Y.
Staudinger, P.
Sousa, M.
Mauthe, S.
Caimi, D.
Czornomaz, L.
Ionescu, A. M.  
Moselund, K. E.
Date Issued

2019-01-01

Publisher

IEEE

Publisher place

New York

Published in
2019 Ieee International Electron Devices Meeting (Iedm)
ISBN of the book

978-1-7281-4031-5

Series title/Series vol.

IEEE International Electron Devices Meeting

Editorial or Peer reviewed

REVIEWED

Written at

EPFL

EPFL units
NANOLAB  
Event nameEvent placeEvent date
65th IEEE Annual International Electron Devices Meeting (IEDM)

San Francisco, CA

Dec 09-11, 2019

Available on Infoscience
August 13, 2020
Use this identifier to reference this record
https://infoscience.epfl.ch/handle/20.500.14299/170811
Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés