Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Journal articles
  4. A Cryo-CMOS PLL for Quantum Computing Applications
 
research article

A Cryo-CMOS PLL for Quantum Computing Applications

Gong, Jiang
•
Charbon, Edoardo  
•
Sebastiano, Fabio
Show more
2023
Ieee Journal Of Solid-State Circuits

This article presents the first cryogenic phase-locked loop (PLL) operating at 4.2 K. The PLL is designed for the control system of scalable quantum computers. The specifications of PLL are derived from the required control fidelity for a single-qubit operation. By considering the benefits and challenges of cryogenic operation, a dedicated analog PLL structure is used so as to maintain high performance from 300 to 4.2 K. The PLL incorporates a dynamic-amplifier-based charge-domain sub-sampling phase detector (PD), which simultaneously achieves low phase noise (PN) and low reference spur, thanks to its high phase-detection gain and minimized periodic disturbances on the voltage-controlled oscillator (VCO) control. Fabricated in a 40-nm CMOS process, the PLL achieves -78.4-dBc reference spur, 75-fs rms jitter, and 4-mW power consumption at 300 K when generating a 10-GHz carrier, leading to a -256.5-dB jitter-power FOM. At 4.2 K, the PLL synthesizes 9.4-to 11.6-GHz tones with an rms jitter of 37 fs and a reference spur of -69 dBc while consuming 2.7 mW at 10 GHz.

  • Details
  • Metrics
Type
research article
DOI
10.1109/JSSC.2022.3223629
Web of Science ID

WOS:000912790700001

Author(s)
Gong, Jiang
Charbon, Edoardo  
Sebastiano, Fabio
Babaie, Masoud
Date Issued

2023

Publisher

IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC

Published in
Ieee Journal Of Solid-State Circuits
Volume

58

Issue

5

Start page

1362

End page

1375

Subjects

Engineering, Electrical & Electronic

•

Engineering

•

charge-sampling

•

cryo-cmos

•

cryo-cmos pll

•

dynamic amplifier

•

dynamic-amplifier-based phase detector (pd)

•

in-band phase noise (pn)

•

low jitter

•

phase-locked loop (pll)

•

quantum computing

•

reference spur

•

sub-sampling pll

•

bulk-cmos

•

4.2 k

•

noise

•

jitter

•

performance

•

oscillator

•

amplifier

•

range

•

chip

Editorial or Peer reviewed

REVIEWED

Written at

EPFL

EPFL units
AQUA  
Available on Infoscience
February 13, 2023
Use this identifier to reference this record
https://infoscience.epfl.ch/handle/20.500.14299/194784
Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés