Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Conferences, Workshops, Symposiums, and Seminars
  4. A 300Hz 19b DR capacitive accelerometer based on a versatile front end in a 5th-order ΔΣ loop
 
conference paper

A 300Hz 19b DR capacitive accelerometer based on a versatile front end in a 5th-order ΔΣ loop

Pastre, M.  
•
Kayal, M.  
•
Schmid, H.
Show more
2009
2009 Proceedings Of Esscirc
35th European Solid-State Circuits Conference (ESSCIRC 2009)

This paper presents a 5th-order ΔΣ capacitive accelerometer. The ΔΣ loop is implemented in mixed signal, the global 5th-order filter having a 2nd-order analog and a 3rd-order digital part. The system can be used with a wide range of sensors, because the mixed-signal front end is programmable. The ASIC developed comprises a voltage-mode preamplifier, two parallel demodulators implementing CDS, and a 7-bit Flash ADC. The latter drives a 3rd-order digital filter, which can be configured for different sensor parameters in order to ensure overall loop stability and optimize the noise performance. With a low-noise MEMS sensor, the system achieves a 19-bit DR and a 16-bit SNR, both over a 300Hz bandwidth.

  • Details
  • Metrics
Type
conference paper
DOI
10.1109/ESSCIRC.2009.5326033
Web of Science ID

WOS:000276195800064

Scopus ID

2-s2.0-72849131449

Author(s)
Pastre, M.  
Kayal, M.  
Schmid, H.
Huber, A.
Zwahlen, P.
Nguyen, A. M.
Dong, Y.
Date Issued

2009

Publisher

Ieee Service Center, 445 Hoes Lane, Po Box 1331, Piscataway, Nj 08855-1331 Usa

Published in
2009 Proceedings Of Esscirc
ISBN of the book

978-1-4244-4355-0

Series title/Series vol.

Proceedings of the European Solid-State Circuits Conference

Start page

289

End page

292

Note

STI IEL ELab., EPFL, Lausanne, Switzerland IME, FHNW, Windisch, Switzerland Colibrys SA, Neuchâtel, Switzerland

Export Date: 19 January 2010

Source: Scopus

Art. No.: 5326033

References: Condemine, C., A 0.8mA 50Hz 15b SNDR ΔΣ Closed-Loop 10g Accelerometer Using an 8th-order Digital Compensator (2005) ISSCC Dig. Tech. Papers, pp. 248-249. , Feb; Amini, B.V., Abdolvand, R., Ayazi, F., A 4.5mW Closed-Loop ΔΣ Micro-Gravity CMOS-SOI Accelerometer (2006) ISSCC Dig. Tech. Papers, pp. 1001-1002. , Feb; Wu, J., Fedder, G.K., Carley, L.R., A Low-Noise Low-Offset Chopper-Stabilized Capacitive-Readout Amplifier for CMOS MEMS Accelerometers (2002) ISSCC Dig. Tech. Papers, 478, pp. 428-429. , Feb; Wu, J., Fedder, G.K., Carley, L.R., A Low-Noise Low-Offset Capacitive Sensing Amplifier for a 50-μg/√Hz Monolithic CMOS MEMS Accelerometer (2004) IEEE J. Solid-State Circuits, 39, pp. 722-730. , May

Editorial or Peer reviewed

REVIEWED

Written at

EPFL

EPFL units
GR-KA  
Event nameEvent placeEvent date
35th European Solid-State Circuits Conference (ESSCIRC 2009)

Athens, GREECE

Sep 14-18, 2009

Available on Infoscience
October 21, 2010
Use this identifier to reference this record
https://infoscience.epfl.ch/handle/20.500.14299/55943
Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés