Gated-Vdd: a circuit technique to reduce leakage in deep- submicron cache memories
Deep-submicron CMOS designs have resulted in large leakage energy dissipation in microprocessors. While SRAM cells in on-chip cache memories always contribute to this leakage, there is a large variability in active cell usage both within and across applications. This paper explores an integrated architectural and circuit-level approach to reducing leakage energy dissipation in instruction caches. We propose, gated-V<sub>dd</sub>, a circuit-level technique to gate the supply voltage and reduce leakage in unused SRAM cells. Our results indicate that gated-V<sub>dd</sub> together with a novel resizable cache architecture reduces energy-delay by 62% with minimal impact on performance
islped00.pdf
openaccess
91.37 KB
Adobe PDF
e959495ba6e5304d21ee2221a835770f