Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Conferences, Workshops, Symposiums, and Seminars
  4. Gated-Vdd: a circuit technique to reduce leakage in deep- submicron cache memories
 
conference paper

Gated-Vdd: a circuit technique to reduce leakage in deep- submicron cache memories

Powell, Michael D.
•
Yang, Se-Hyun
•
Falsafi, Babak  
Show more
2000
Proceedings of the International Symposium on Low Power Electronics and Design
International Symposium on Low Power Electronics and Design (ISLPED)

Deep-submicron CMOS designs have resulted in large leakage energy dissipation in microprocessors. While SRAM cells in on-chip cache memories always contribute to this leakage, there is a large variability in active cell usage both within and across applications. This paper explores an integrated architectural and circuit-level approach to reducing leakage energy dissipation in instruction caches. We propose, gated-Vdd, a circuit-level technique to gate the supply voltage and reduce leakage in unused SRAM cells. Our results indicate that gated-Vdd together with a novel resizable cache architecture reduces energy-delay by 62% with minimal impact on performance

  • Files
  • Details
  • Metrics
Loading...
Thumbnail Image
Name

islped00.pdf

Access type

openaccess

Size

91.37 KB

Format

Adobe PDF

Checksum (MD5)

e959495ba6e5304d21ee2221a835770f

Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés