Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Journal articles
  4. Analytical Modeling of the Suspended-Gate FET and Design Insights for Low-Power Logic
 
research article

Analytical Modeling of the Suspended-Gate FET and Design Insights for Low-Power Logic

Akarvardar, K.
•
Eggimann, C.
•
Tsamados, D.
Show more
2008
IEEE Transactions on Electron Devices

An analytical model for the suspended-gate field-effect transistor (SGFET), dedicated to the dc analysis of SGFET logic circuits, is developed. The model is based on the depletion approximation and expresses the pull-in voltage, the pull-out voltage, and the stable travel range as a function of the structural parameters. Gate position is explicitly expressed as a function of the gate voltage, thus enabling the convenient integration of the analytical SGFET relationships into the standard MOSFET models. Starting from the new SGFET model, the influence of the mechanical hysteresis on the circuit steady-state behavior is discussed, the potential of using the SGFET as an ultra-low power switch is demonstrated, and the operation of the complementary SGFET inverter is analyzed.

  • Details
  • Metrics
Type
research article
DOI
10.1109/TED.2007.911070
Web of Science ID

WOS:000252059000005

Author(s)
Akarvardar, K.
Eggimann, C.
Tsamados, D.
Singh Chauhan, Y.  
Wan, G. C.
Ionescu, A. M.  
Howe, R. T.
Wong, H. S. P.
Date Issued

2008

Published in
IEEE Transactions on Electron Devices
Volume

55

Issue

1

Start page

48

End page

59

Subjects

field effect logic circuits

•

field effect transistors

•

semiconductor device models

•

MOSFET models

•

SGFET logic circuits

•

analytical model

•

circuit steady-state behavior

•

depletion approximation

•

logic circuits

•

low-power logic

•

mechanical hysteresis

•

pull-in voltage

•

pull-out voltage

•

structural parameters

•

suspended-gate FET

•

suspended-gate field-effect transistor

•

ultra-low power switch

•

Electrostatic actuators

•

MOSFET

•

inverter

•

microelectromechanical system (MEMS)

•

nanoelectromechanical field-effect transistor (NEMFET)

•

nanoelectromechanical systems (NEMS)

•

resonant-gate FET

•

subthreshold swing

•

suspended-gate FET (SGFET)

URL

URL

internal-pdf://Analytical Modeling of the Suspended-Gate FET and Design Insights for Low-Powe-0447941376/Analytical Modeling of the Suspended-Gate FET and Design Insights for Low-Power Logic.PDF
Editorial or Peer reviewed

REVIEWED

Written at

EPFL

EPFL units
NANOLAB  
Available on Infoscience
January 8, 2010
Use this identifier to reference this record
https://infoscience.epfl.ch/handle/20.500.14299/45149
Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés