Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Conferences, Workshops, Symposiums, and Seminars
  4. Methodology and Technique to Improve Throughput of FPGA-based CAL Dataflow Programs: Case Study of the RVC MPEG-4 SP Intra Decoder
 
Loading...
Thumbnail Image
conference paper

Methodology and Technique to Improve Throughput of FPGA-based CAL Dataflow Programs: Case Study of the RVC MPEG-4 SP Intra Decoder

Amer, Hossam
•
Rahman, Ab
•
Bin, Ab Al Hadi
Show more
2011
Proceedings of the 2011 IEEE Workshop on Signal Processing Systems
2011 IEEE Workshop on Signal Processing Systems

The specification of complex signal processing systems in hardware by means of HDL is no longer the appropriate way since they are known to be time consuming to design, and less flexible to extend features. Recently, \CAL dataflow language was specified to increase productivity and scalability, with ability to synthesize to HDL for hardware implementation. In this paper, a new methodology to improve throughput of dataflow-based hardware designs is given by analyzing \CAL programs using the profiling tool. As a case study, we analyzed the RVC MPEG-4 SP Intra decoder and found that the texture decoding part has the highest improvement factor. We have also introduced the luminance texture splitting technique as the improvement method by increasing the level of parallelism in the decoder. Experimental results of implementation on Virtex-5 FPGA confirmed our analysis with throughput in- crease of up to 50.5% with only 4.3% additional slice.

  • Details
  • Metrics
Type
conference paper
DOI
10.1109/SiPS.2011.6088972
Web of Science ID

WOS:000299390800033

Author(s)
Amer, Hossam
•
Rahman, Ab
•
Bin, Ab Al Hadi
•
Amer, Ihab  
•
Lucarz, Christophe  
•
Mattavelli, Marco  
Date Issued

2011

Publisher

Ieee Service Center, 445 Hoes Lane, Po Box 1331, Piscataway, Nj 08855-1331 Usa

Journal
Proceedings of the 2011 IEEE Workshop on Signal Processing Systems
Start page

186

End page

191

Subjects

MPEG decoder

•

CAL Dataflow

•

FPGA

•

Design space exploration

Peer reviewed

REVIEWED

Written at

EPFL

EPFL units
SCI-STI-MM  
Event nameEvent placeEvent date
2011 IEEE Workshop on Signal Processing Systems

Beirut, Lebanon

October 4-7, 2011

Available on Infoscience
November 17, 2011
Use this identifier to reference this record
https://infoscience.epfl.ch/handle/20.500.14299/72657
Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés