Fanout-Bounded Logic Synthesis for Emerging Technologies - A Top-Down Approach
In logic circuits, the number of fanouts a gate can drive is limited, and such limits are tighter in emerging technologies such as superconducting electronic circuits. In this work, we study the problem of resynthesizing a logic network with bounded-fanout gates while minimizing area. We 1) formulate this problem for a fixed target logic depth as an integer linear program (ILP) and present exact solutions for small logic networks, and 2) propose a top-down approach to construct a feasible solution to the ILP which yields an efficient algorithm for fanout bounded synthesis. When using the minimum depth achievable with unbounded fanouts as the target logic depth, our top-down approach achieves 11.82% better area as compared to the stateof-the-art with matching or better delays.
DATE2023.pdf
postprint
openaccess
copyright
270.64 KB
Adobe PDF
8c82862149392285aa194396358145e9