Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Conferences, Workshops, Symposiums, and Seminars
  4. Energy Dissipation Reduction of a Cardiac Event Detector in the Sub-Vt Domain By Architectural Folding
 
conference paper

Energy Dissipation Reduction of a Cardiac Event Detector in the Sub-Vt Domain By Architectural Folding

Rodrigues, Joachim
•
Akgun, Omer Can  
•
Acharya, Puneet
Show more
2009
Proceedings of the 19th International Workshop on Power and Timing Modeling, Optimization and Simulation
19th International Workshop on Power and Timing Modeling, Optimization and Simulation

This manuscript presents the digital hardware realization of a wavelet based event detector for cardiac pacemaker applications. The architecture of the detector is partially folded to minimize hardware cost. An energy model is applied to evaluate the energy efficiency in the sub-threshold (sub-Vt) domain. The design is synthesized in 65 nm low leakage-high threshold CMOS technology, and it is shown that folding reduces the area cost by 30.6 %. Due to folding, energy efficiency of the circuit is increased by 14.4 % in the Sub-Vt regime, where the circuit dissipates 3.3 pJ per sample at VDD =0.26 V.

  • Files
  • Details
  • Metrics
Loading...
Thumbnail Image
Name

patmos09.pdf

Access type

openaccess

Size

158.79 KB

Format

Adobe PDF

Checksum (MD5)

5d0b1876a3b0078f6a8bcb6b0cfd89eb

Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés