Guo, XiaorangShaeri, Mohammad AliShoaran, Mahsa2024-06-062024-06-062024-06-06202210.1109/BioCAS54905.2022.9948602https://infoscience.epfl.ch/handle/20.500.14299/208451Spike detection plays a central role in neural data processing and brain-machine interfaces (BMIs). A challenge for future-generation implantable BMIs is to build a spike detector that features both low hardware cost and high performance. In this work, we propose a novel hardware-efficient and high-performance spike detector for implantable BMIs. The proposed design is based on a dual-detector architecture with adaptive threshold estimation. The dual-detector comprises two separate TEO-based detectors that distinguish a spike occurrence based on its discriminating features in both high and low noise scenarios. We evaluated the proposed spike detection algorithm on the Wave Clus dataset. It achieved an average detection accuracy of 98.9%, and over 95% in high-noise scenarios, ensuring the reliability of our method. When realized in hardware with a sampling rate of 16kHz and 7-bits resolution, the detection accuracy is 97.4%. Designed in 65nm TSMC process, a 256-channel detector based on this architecture occupies only 682µm 2 /Channel and consumes 0.07µW/Channel, improving over the state-of-the-art spike detectors by 39.7% in power consumption and 78.8% in area, while maintaining a high accuracy.Smoothing methodsSoftware algorithmsEstimationSignal processing algorithmsDetectorsComputer architectureFeature extractionAn Accurate and Hardware-Efficient Dual Spike Detector for Implantable Neural Interfacestext::conference output::conference paper not in proceedings