Kilic, MustafaErgunay, SelmanLeblebici, Yusuf2019-06-182019-06-182019-06-182018-01-0110.1109/NORCHIP.2018.8573513https://infoscience.epfl.ch/handle/20.500.14299/156996WOS:000462188200043Capacitor mismatch in high resolution Successive Approximation Register (SAR) Analog to Digital Converters (ADCs) causes non-linearity effects that reduce the Spurious-Free Dynamic Range (SFDR). This paper presents a novel dynamic element matching (DEM) technique aiming at enhancing the SFDR of SAR ADCs. The high resolution capacitive Digital to Analog Converter (DAC) array is considered as a square-matrix where cells are switched on and off according to row and column bit lines. The number of signals to control and scramble is then highly reduced, enabling high speed operation as well. The proposed architecture has been implemented on 10 and 12-bit SAR ADC models in Matlab in order to highlight its performances. Considering a standard deviation of sigma = 1.5% for the unit capacitance, this architecture enables to correct the SFDR by more than 10dB in high distortion cases, while allowing high speed operation.Engineering, Electrical & ElectronicEngineeringA Row-Column Accessed Dynamic Element Matching DAC Architecture for SAR ADCstext::conference output::conference proceedings::conference paper