# (19) World Intellectual Property Organization International Bureau # #### (43) International Publication Date 25 September 2003 (25.09.2003) **PCT** #### (10) International Publication Number WO 03/078299 A1 (51) International Patent Classification7: B81B 3/00, H01L 21/336 (21) International Application Number: PCT/CH02/00490 (22) International Filing Date: 6 September 2002 (06.09.2002) (25) Filing Language: English (26) Publication Language: English (30) Priority Data: PCT/CH02/00165 20 March 2002 (20.03.2002) CH (71) Applicant (for all designated States except US): ECOLE POLYTECHNIQUE FEDERALE DE LAUSANNE (EPFL) [CH/CH]; c/o Service des Relations Industrielles (SRI), CM-Ecublens, CH-1015 Lausanne (CH). (72) Inventors; and (75) Inventors/Applicants (for US only): IONESCU, Mihai, Adrian [RO/CH]; Av. Victor-Ruffy 16bis, CH-1014 Lausanne (CH). FLUCKIGER, Philippe [CH/CH]; ch. des Sagnes 2, CH-2022 Bevaix (CH). HIBERT, Cyrille [FR/CH]; Tattes à la Lune, CH-1261 St-George (CH). FRITSCHI, Raphael [CH/CH]; Av. d'Yverdon 7, CH-1004 Lausanne (CH). POTT, Vincent [CH/CH]; La Crettaz, CH-1967 Bramois (CH). - (74) Agent: ROLAND, André; Avenue Tissot 15, cp 1255, CH-1001 Lausanne (CH). - (81) Designated States (national): AE, AG, AL, AM, AT, AU, AZ, BA, BB, BG, BR, BY, BZ, CA, CH, CN, CO, CR, CU, CZ, DE, DK, DM, DZ, EC, EE, ES, FI, GB, GD, GE, GH, GM, HR, HU, ID, IL, IN, IS, JP, KE, KG, KP, KR, KZ, LC, LK, LR, LS, LT, LU, LV, MA, MD, MG, MK, MN, MW, MX, MZ, NO, NZ, OM, PH, PL, PT, RO, RU, SD, SE, SG, SI, SK, SL, TJ, TM, TN, TR, TT, TZ, UA, UG, US, UZ, VC, VN, YU, ZA, ZM, ZW. - (84) Designated States (regional): ARIPO patent (GH, GM, KE, LS, MW, MZ, SD, SL, SZ, TZ, UG, ZM, ZW), Eurasian patent (AM, AZ, BY, KG, KZ, MD, RU, TJ, TM), European patent (AT, BE, BG, CH, CY, CZ, DE, DK, EE, ES, FI, FR, GB, GR, IE, IT, LU, MC, NL, PT, SE, SK, TR), OAPI patent (BF, BJ, CF, CG, CI, CM, GA, GN, GQ, GW, ML, MR, NE, SN, TD, TG). #### **Published:** - with international search report - before the expiration of the time limit for amending the claims and to be republished in the event of receipt of amendments For two-letter codes and other abbreviations, refer to the "Guidance Notes on Codes and Abbreviations" appearing at the beginning of each regular issue of the PCT Gazette. # 54) Title: PROCESS FOR MANUFACTURING MEMS (57) Abstract: The invention concerns a process for manufacturing a Micro-Electro-Mechanical-System (MEMS) comprising the use of a sacrificial layer, the process being characterized by the fact that the sacrificial layer is made silicon.The invention also concerns MEMS devices such as SG-MOSEFT, MEMS switches or WO 03/078299 MEMS tunable capacitors which may be obtained according to the previous cited process. #### **Process for manufacturing MEMS** #### Field of the invention This invention concerns a process for manufacturing a Micro-Electro-Mechanical-System (MEMS). The invention also relates to some MEMS device architectures that may be obtained according to this process. 15 5 #### State of the art #### **SG-MOSFET:** Suspended or movable gate Metal Oxide Semiconductor Field Effect Transistors (SG-MOSFET) have been extensively reported in the literature and a number of device architectures have been disclosed for various applications. SG-MOFSET devices are disclosed in the following documents: #### 25 Patent literature: | | [P-SG1]US 6,204,544 | Louisiana State Univ. | Mar. 2001 | |----|-----------------------|-----------------------------------|-----------| | | [P-SG2]US 6,220,096 | Interscience, Inc. | Apr. 2001 | | | [P-SG3]US 5,874,675 | Interscience, Inc. | Feb 1999 | | 30 | [P-SG4]US 6,043,524 | Motorola, Inc. | Mar. 2000 | | | [P-SG5]US 5,903,038 | Motorola, Inc. | May 1999 | | | [P-SG6]US 5,818,093 | Motorola, Inc. | Oct. 1998 | | | [P-SG7]US 5,600,065 | Motorola, Inc. | Feb. 1997 | | | [P-SG8]US 5,181,156 | Motorola, Inc. | Jan. 1993 | | 35 | [P-SG9]US 5,786,235 | Siemens | Jul. 1998 | | | [P-SG10] US 5,627,397 | Nippondenso Co., Ltd. | May 1997 | | | [P-SG11] US 5,541,437 | Nippondenso Co., Ltd. | Jul. 1996 | | | [P-SG12] US 4,906,586 | Cornell Research Foundation, Inc. | Mar. 1990 | | | [P-SG13] US 4,812,888 | Cornell Research Foundation, Inc. | Mar. 1989 | 5 10 15 20 25 30 #### Non-patent literature: [SG1] E. Hynes, P. Elebert, D. McAuliffe, et al., "The CAP-FET, a scaleable MEMS sensor technology on CMOS with programmable floating gate", presented at International Electron Devices Meeting, 2001, pp. 917-920. - [SG2] D. M. Edmans, A. Gutierrez, C. Corneau, et al., "Micromachined accelerometer with a movable gate transistor sensing element", *Proceedings of SPIE*, 3224, 1997, pp. 314-324. - [SG3] J. T. Suminto and W. H. Ko, "Pressure-sensitive insulated gate field-effect transistor (PSIGFET)", Sensors and Actuators, A21-23, 1990, pp. 126-132. - [SG4] A. Yoshikawa, "Properties of a movable-gate-field-effect structure as an electromechanical sensor", Journal of Acoustical Society of America, 64, 1978, pp. 725-730. - [SG5] H. C. Nathanson, W. E. Newell, R. A. Wickstrom, et al., "The resonant gate transistor", IEEE Transactions on Electron Devices, 14(3), 1967, pp. 117-133. - [SG6] A.M. Ionescu, "MEMS for Reconfigurable Wide-Band RF ICs", Proceedings of SBMICRO 2001, Pirenopolis, Brasil, September 2001. - [SG7] V. Pott, A. M. Ionescu, R. Fritschi, et al., "The suspended-gate MOSFET (SG-MOSFET): a modeling outlook for the design of RF MEMS switches and tunable capacitors", presented at International Semiconductor Conference (CAS '01), Sinaia, Romania, Oct. 2001, pp. 137-140. - [SG8] A. M. Ionescu, V. Pott, R. Fritschi, K. Banerjee, M. J. Declercq, Ph. Renaud, C. Hibert, Ph. Fluckiger and G.-A. Racine, "Modeling and design of a low-voltage SOI Suspended-Gate MOSFET (SG-MOSFET) with a metal-over-gate-architecture", IEEE International Symposium on Quality Electronic Design (ISQED), San Jose, CA, March 18-21, 2002 (to appear). # RF MEMS tunable capacitor and capacitive switch: - Tunable RF MEMS capacitors exploit the equilibrium between electrostatic and elastic forces applied to a movable conductive membrane and the related membrane displacement provides the tuning of the overall capacitor. - RF MEMS capacitive switches have an architecture very similar to a tunable capacitor, with the key difference that the metal membrane moves between two discrete states: up and down, acting on the capacitive coupling of a RF signal on an underneath metal layer that is covered by a thin insulator layer. 5 Consequently, a RF MEMS switch has two states 'off' and 'on', the late one obtained by pulling down the movable membrane with an applied voltage. MEMS switches have advantages in terms of low power consumption, low cost, linearity and potential compatibility with integrated circuits. 10 Capacitive RF MEMS switches and Tunable MEMS capacitors are disclosed in the following documents : #### Patent literature related to RF MEMS tunable capacitors: 15 20 30 | | [P-TC1] WO 0,156,046 | Intel, Corp. | Aug. 2001 | |---|----------------------|-----------------------------|------------| | | [P-TC2] WO 0,161,848 | Nokia Mobile Phones, Ltd | Aug. 2001 | | | [P-TC3] WO 0,145,127 | MCNC | Jul. 2001 | | | [P-TC4] US 5,959,516 | Rockwell Science Center LLC | Sept. 1999 | | ) | [P-TC5] US 5,880,921 | Rockwell Science Center LLC | Mar. 1999 | ## Non-patent literature related to RF MEMS tunable capacitors : - [TC1] Young, D. J. and B. E. Boser, "A micromachined variable capacitor for monolithic low-noise VCO's", presented at Solid-State Sensor and Actuator Workshop, Hilton Head Island, SC, 1996, pp. 86-89. - [TC2] Young, D. J. and B. E. Boser, "A micromachine-based RF low-noise voltage-controlled oscillator", presented at IEEE Custom Integrated Circuits Conference, 1997, pp. 431-434. - [TC3] Zou, J., C. Liu, J. Schutt-Aine, et al., "Development of a wide tuning range MEMS tunable capacitor for wireless communication systems", presented at International Electron Devices Meeting, 2000, pp. 403-406. - [TC4] Zou, J. and C. Liu, "Development of a novel micro electromechanical tunable capacitor with a high tuning range", presented at 58th Device Research Conference, 2000, pp. 111-112. - TC5] Dec, A. and K. Suyama, "Micromachined electro-mechanically tunable capacitors and their applications to RF IC's", *IEEE Transactions on Microwave Theory and Techniques*, 46 (12), 1998, pp. 2587-2596. - [TC6] Larson, L. E., R. H. Hackett, M. A. Melendes, et al., "Micromachined microwave actuator (MIMAC) technology: a new tuning approach for microwave integrated circuits", presented at IEEE Microwave and Millimeter-Wave Monolithic Circuits Symposium, 1991, pp. 27-30. Yao, J. J., S. Park and J. DeNatale, "High tuning-ratio MEMS-based tunable capacitors for RF communications applications", presented at Solid-State Sensor and Actuator Workshop, Hilton Head Island, SC, 1998, pp. 124-127. - [TC8] Hung, E. S. and S. D. Senturia, "Tunable capacitors with programmable capacitance-voltage characteristic", presented at Solid-State Sensor and Actuator Workshop, Hilton Head Island, SC, 1998, pp. 292-295. - [TC9] Park, J. Y., H.-T. Kim, Y. Kwon, et al., "A tunable millimeter-wave filter using coplanar waveguide and micromachined variable capacitors", presented at 10th International Conference on Solid-State Sensors and Actuators (TRANSDUCERS '99), Sendai, Japan, 1999, pp. 1272-1275. - 15 [TC10] Yoon, J.-B. and C. T.-C. Nguyen, "A high-Q tunable micromechanical capacitor with movable dielectric for RF applications", presented at International Electron Devices Meeting, 2000, pp. 489-492. - [TC11] Fan, L., R. T. Chen, A. Nespola, et al., "Universal MEMS platforms for passive RF components: suspended inductors and variable capacitors", presented at 11th Annual International Workshop on Micro Electro Mechanical Systems (MEMS '98), 1998, pp. 29-33. - [TC12] Wu, H. D., K. F. Harsh, R. S. Irwin, et al., "MEMS designed for tunable capacitors", presented at IEEE MTT-S International Microwave Symposium, 1998, pp. 127-129. - [TC13] Harsh, K. F., B. Su, W. Zhang, et al., "The realization and design considerations of a flipchip integrated MEMS tunable capacitor", *Sensors and Actuators A*, 80 (2), 2000, pp. 108-118. - [TC14] Feng, Z., W. Zhang, B. Su, et al., "Design and modeling of RF MEMS tunable capacitors using electro-thermal actuators", presented at IEEE MTT-S International Microwave Symposium, 1999, pp. 1507-1510. #### Patent literature related to RF switches: 10 20 30 | | [P-SW1] US 5,619,061 | Texas Instruments, Inc. | Apr. 1997 | |----|----------------------|-------------------------------------|-----------| | | [P-SW2] WO 0,031,819 | Raytheon, Co | Jun. 2000 | | 35 | [P-SW3] US 6,307,519 | Hughes Electr., Corp.; Raytheon, Co | Oct. 2001 | | | [P-SW4] US 6,143,997 | Univ. Illinois, Urbana-Champaign | Nov. 2000 | #### Non-patent literature related to RF switches: 40 [SW1] S. Barker and G. M. Rebeiz, "Distributed MEMS true-time delay phase shifters and wide-band switches", *IEEE Transactions on Microwave Theory and Techniques*, 46(11, Part 2), 1998, pp. 1881-1890. [SW2] C.-L. Dai, K. Yen and P.-Z. Chang, "Applied electrostatic parallelogram actuators for microwave switches using the standard CMOS process", *Journal of Micromechanics and Microengineering*, 11(6), 2001, pp. 697-702. [SW3] C. Goldsmith, T.-H. Lin, B. Powers, et al., "Micromechanical membrane switches for microwave applications", presented at IEEE MTT-S International Microwave Symposium, 1995, pp. 91-94. 10 15 20 25 - [SW4] C. Goldsmith, J. Randall, S. Eshelman, et al., "Characteristics of micromachined switches at microwave frequencies", presented at IEEE MTT-S International Microwave Symposium, 1996, pp. 1141-1144. - [SW5] C. L. Goldsmith, Z. Yao, S. Eshelman, et al., "Performance of low-loss RF MEMS capacitive switches", *IEEE Microwave and Guided Wave Letters*, 8(8), 1998, pp. 269-271. - [SW6] K. Grenier, B. P. Barber, V. Lubecke, et al., "Integrated RF MEMS for single chip radio", presented at 11th International Conference on Solid-State Sensors and Actuators (TRANSDUCERS '01) and EUROSENSORS XV, Munich, Germany, 2001, pp. 1528-1531. - [SW7] D. Hyman and M. Mehregany, "Contact physics of gold microcontacts for MEMS switches", presented at 44th IEEE Holm Conference on Electrical Contacts, 1998, pp. 133-140. - [SW8] D. Hyman, A. Schmitz, B. Warneke, et al., "GaAs-compatible surface-micromachined RF MEMS switches", *Electronics Letters*, 35(3), 1999, pp. 224-226. - [SW9] D. Hyman and M. Mehregany, "Contact physics of gold microcontacts for MEMS switches", IEEE Transactions on Components and Packaging Technologies, 22(3), 1999, pp. 357-364. - [SW10] J. Kim, W. Shen, L. Latorre, et al., "A micromechanical switch with electrostatically driven liquid-metal droplet", presented at 11th International Conference on Solid-State Sensors and Actuators (TRANSDUCERS '01) and EUROSENSORS X, Munich, Germany, 2001, pp. 748-751. - [SW11] J. B. Muldavin and G. M. Rebeiz, "30 GHz tuned MEMS switches", presented at IEEE MTT-S International Microwave Symposium, 1999, pp. 1511-1514. - [SW12] J. B. Muldavin and G. M. Rebeiz, "High-isolation CPW MEMS shunt switches. 2. Design", IEEE Transactions on Microwave Theory and Techniques, 48(6), 2000, pp. 1053-1056. - [SW13] J. B. Muldavin and G. M. Rebeiz, "High-isolation CPW MEMS shunt switches. 1. Modeling", IEEE Transactions on Microwave Theory and Techniques, 48(6), 2000, pp. 1045-1052. - 40 [SW14] J. B. Muldavin and G. M. Rebeiz, "High-isolation inductively-tuned X-band MEMS shunt switches", *IEEE MTT-S International Microwave Symposium*, 1, 2000, pp. 169-172. [SW15] B. R. Norvell, R. J. Hancock, J. K. Smith, et al., "Micro electro mechanical switch (MEMS) technology applied to electronically scanned arrays for space based radar", presented at IEEE Aerospace Conference, 1999, pp. 239-247. [SW16] S. P. Pacheco, L. P. B. Katehi and C. T.-C. Nguyen, "Design of low actuation voltage RF MEMS switch", presented at IEEE MTT-S International Microwave Symposium, 2000, pp. 165-168. 10 15 20 25 30 35 - [SW17] J. Y. Park, G. H. Kim, K. W. Chung, et al., "Fully integrated micromachined capacitive switches for RF applications", presented at IEEE MTT-S International Microwave Symposium, 2000, pp. 283-286. - [SW18] J. Y. Park, G. H. Kim, K. W. Chung, et al., "Electroplated RF MEMS capacitive switches", presented at 13th Annual International Conference on Micro Electro Mechanical Systems (MEMS '00), 2000, pp. 639-644. - [SW19] J. Y. Park, K. Kang, N. Kang, et al., "A 3-voltage actuated micromachined RF switch for telecommunications applications", presented at 11th International Conference on Solid-State Sensors and Actuators (TRANSDUCERS '01) and EUROSENSORS XV, Munich, Germany, 2001, pp. 1540-1543. - [SW20] K. E. Petersen, "Micromechanical membrane switches on silicon", *IBM Journal of Research and Development*, 23(4), 1979, pp. 376-385. - [SW21] F. Plötz, S. Michaelis, G. Fattinger, et al., "Performance and dynamics of a RF MEMS switch", presented at 11th International Conference on Solid-State Sensors and Actuators (TRANSDUCERS '01) and EUROSENSORS XV, Munich, Germany, 2001, pp. 1560-1563. - [SW22]J. Rizk, G.-L. Tan, J. B. Muldavin, et al., "High-isolation W-band MEMS switches", *IEEE Microwave and Wireless Components Letters*, 11(1), 2001, pp. 10-12. - [SW23] I. Schiele and B. Hillerich, "Comparison of lateral and vertical switches for application as microrelays", *Journal of Micromechanics and Microengineering*, 9(2), 1999, pp. 146-150. - [SW24] S.-C. Shen and M. Feng, "Low actuation voltage RF MEMS switches with signal frequencies from 0.25 GHz to 40 GHz", presented at International Electron Devices Meeting, 1999, pp. 689-692. - [SW25] J. K. Smith, F. W. Hopwood and K. A. Leahy, "MEM switch technology in radar", presented at IEEE International Radar Conference, 2000, pp. 193-198. - [SW26] K. Suzuki and A. Pauly, "Theoretical analysis of the tilting effect in silicon microswitches", presented at 11th International Conference on Solid-State Sensors and Actuators (TRANSDUCERS '01) and EUROSENSORS XV, Munich, Germany, 2001, pp. 244-247. - 40 [SW27] H. A. C. Tilmans, H. Ziad, H. Jansen, et al., "Wafer-level packaged RF-MEMS switches fabricated in a CMOS fab", presented at International Electron Devices Meeting, 2001, pp. 921-924. 5 [SW28] M. Ulm, T. Walter, R. Mueller-Fiedler, et al., "K-band capacitive MEMS-switches", *Topical Meeting on Silicon Monolithic Integrated Circuits in RF Systems*, 2000, pp. 119-122. - [SW29] M. Ulm, M. Reimann, T. Walter, et al., "Scalability of capacitive RF MEMS switches", presented at 11th International Conference on Solid-State Sensors and Actuators (TRANSDUCERS '01) and EUROSENSORS XV, Munich, Germany, 2001, pp. 1536-1539. - [SW30] J. J. Yao and M. F. Chang, "A surface micromachined miniature switch for telecommunications applications with signal frequencies from DC up to 4 GHz", presented at 8th International Conference on Solid-State Sensors and Actuators (TRANSDUCERS '95), Stockholm, Sweden, 1995, pp. 384-387. - [SW31] Z. J. Yao, S. Chen, S. Eshelman, et al., "Micromachined low-loss microwave switches", Journal of Microelectromechanical Systems, 8(2), 1999, pp. 129-134. - [SW32] P. M. Zavracky, S. Majumder and N. E. McGruer, "Micromechanical switches fabricated using nickel surface micromachining", *Journal of Microelectromechanical Systems*, 6(1), 1997, pp. 3-9. None of the types of inventions or publications referred hereto uses architectures with metal-over-gate SG-MOSFET, Capacitive RF MEMS switch or Tunable MEMS capacitor which may be made with a technological process based on dry etching of a silicon sacrificial layerand metals as suspended layers. The material of the suspended gate of prior art reports is polycrystalline silicon (polysilicon) and the sacrificial layers are silicon dioxide (SiO<sub>2</sub>) or polymers. But the prior art never teaches to use silicon as sacrificial layer. In addition, most of the prior art processes use wet etching to release the suspended structures. ## 30 Summary of the invention 10 20 It is therefore an object of the present invention to provide an improved process to manufacture MEMS devices. 35 Another object of the invention is to provide new MEMS devices architectures. Those and other objects are accomplished with the process as defined in claim 1. The thickness of the Si sacrificial layer may range from few tens of $\,$ nm to few tens of $\,$ µm. The invention is particularly useful for the manufacture of a SG-MOFSET. It is also particularly advantageous for the manufacture of an architecture using two metal layers that can be used both for capacitive RF switch and tunable MEMS capacitor. It includes two dielectric layers, each in contact with one of the metals. The upper dielectric is not mandatory and same structure can be used for same applications without this layer: It can however offer some advantages, at least in terms of extended stability of the structure. For the capacitive switch, a high-k dielectric layer may be added on the first metal layer to have a high capacitance ratio between 'on' and 'off' states. The final MEMS structure is released with dry etching of sacrificial silicon. It is worth noting that the overall process can be considered a surface micro-machining process for which the sacrificial layer is silicon and the body of the MEMS devices is a metal. The invention may be also particularly useful for co-integration of MEMS devices with CMOS integrated circuits. In case of the use of polysilicon as sacrificial layer, SG-MOSFETs are realized in-CMOS process. In case of the use of amorphous silicon as sacrificial layer, the proposed process is low temperature (<450°C) and can be used as post-CMOS process. Some detailed examples of the invention will be discussed hereafter, with the support of the following figures: 30 35 25 #### Brief description of the drawings: FIG. 1: Cross sections of the suspended-gate MOSFET: (a) architecture on Silicon-On-Insulator, (b) architecture on silicon substrate and (c) architecture with the underneath silicon substrate etched. The gate is made of metal in all cases and its displacement is vertical. FIG. 2: Upper view (Scanning Electron Microscopy images) of SG-MOSFETs with three different designs of the suspension metal arms. **FIG. 3**: Design of a SG-MOSFET with lateral Hall contacts for silicon magnetic sensor with tunable sensitivity. 10 15 FIGS. 4.1-4.11: Detailed description of the SG-MOSFET technological process. FIG. 5: Cross section and principle of the metal-metal tunable MEMS capacitor provided by the full-dry etching of sacrificial amorphous silicon: (a) architecture with one air-gap, (b) architecture with two air-gaps and separated electrostatic actuation, and (c) architecture with gradual air-gap. FIG. 6: Cross section and principle of the metal-metal MEMS switch with high-k dielectric. 20 30 **FIGS. 7.1-7.10:** Detailed description of the tunable metal-metal MEMS capacitor technological process. On the left one air-gap, on the right two or more air-gaps (multi-air-gaps). #### 25 SG-MOSFET architecture and principle: The cross section and the principle of the SG-MOSFET are depicted in Figs. 1: it combines in a top-down architecture a suspended metal membrane used as movable gate with a MOS transistor. This architecture is nor a pure MEMS device nor a pure solid-state device, but a hybrid combination of both. When its gate voltage, $V_g$ , is increased, the intrinsic gate-voltage, $V_{gint}$ , which drives the MOS channel formation, is tuned according to a capacitor divider: $$V_{gint} = \frac{V_g}{1 + C_{gcint} / C_{gap}}$$ where $C_{gcint}$ , $C_{gap}$ are the intrinsic gate-to-channel capacitance of the underneath MOSFET and the air-gap capacitance, respectively. The membrane moves continuously downwards as long as the equilibrium is maintained between electrostatic and elastic forces: $$\left|F_{\text{elastic}}\right| = kx = \frac{1}{2} \frac{\epsilon_{\text{air}} A (V_g - V_{g \text{int}})^2}{\left(t_{\text{gap0}} - x\right)^2} = \left|F_{\text{electr}}\right|$$ 10 15 20 25 35 where k is the equivalent elastic constant of the gate, x is the gate displacement, , $t_{gap0}$ the initial air-gap dimension and $V_{gint}$ the intrinsic (or internal) gate voltage. When $V_g$ equals the pull-in voltage, $V_{Pl}$ , unstable equilibrium is reached and the switch (suspended membrane) moves from the 'off' to the 'on' state. Some unique characteristics of the SG-MOSFET are mentioned below: - (i) the *dynamic threshold voltage*: low in the 'on' state and high in the 'off' state, which is a key advantage for RF switch use because of a higher isolation in the 'off' state compared to the solid-state MOSFET; - (ii) the *super-exponential* dependence of $Q_{inv}$ vs. $V_g$ in the sub-threshold region, that can result in local sub-threshold slope better than the ideal limit of 60 mV/decade of any conventional MOSFET and the *super-linear* dependence of $Q_{inv}$ vs. $V_g$ in moderate and strong inversions; - (iii) the possibility to provide RF switches with capacitance ratios between 'on' and 'off' states better than 100; - (iv) the possibility to use the SG-MOSFET as tunable capacitor with tuning range better than any other similar MEMS capacitor. - (v) the possibility to use the SG-MOSFET as a capacitive or current switch (current could be driven when a voltage is applied on the drain when the source is grounded), both with better isolation in the off state (up position) compared with a solid state-device like a conventional MOSFET. - In reference [SG8] we have proposed the first unified analytical model of this device, including all regimes of operation. The key parameters of the SG-MOSFET architecture depicted in FIGS. 1 and 2 are: the thickness of the initial air-gap, the thickness of Insulator 1, the thickness of Insulator 2, the equivalent elastic constant k depending of the arm material and on their design, the surface of the metal suspended gate membrane. 10 5 FIGS. 2 a, b, c present some typical designs of the suspension arms of the movable gate that directly impact on the equivalent k constant and then, on the value of the voltage needed to control the operation of the device: switching between 'on' and 'off' states or tuning of the gate capacitance. With the architecture and the technological process proposed herewith, the device operation can be achieved with voltages less that 5V, which makes it totally compatible with CMOS. #### **SG-MOSFET** applications: 15 20 25 35 10 The following applications of the SG-MOSFET are proposed: - 1. SG-MOSFET as Radiofrequency (RF) MEMS capacitive (contactless) switch when the gate is electrostatically moved from 'off' (up) to 'on' (down) states; - 2. SG-MOSFET as Radiofrequency (RF) MEMS tunable capacitor when the gate is electrostatically moved under equilibrium; - 3. SG-MOSFET as MOSFET current switch when the gate is electrostatically switched between 'off' and 'on' states; - SG-MOSFET as integrated CMOS accelerometer wherein the acceleration is converted in vertical gate displacement and furthermore in variation of the drain current based on unique device; - 5. SG-MOSFET as magnetic field sensor (MAGFET) with tunable sensitivity to a magnetic field perpendicular to the gate surface, accordingly to the displacement of the suspended gate under electrostatic forces. ## 30 Process for manufacturing a SG-MOSFET: The fabrication of a SG-MOSFET in accordance with the present invention will be described with reference to FIGS. 4.1 to 4.11. The manufacturing process presented here is fully compatible with standard CMOS processes. A silicon substrate **01** is initially cleaned by conventional techniques and a field oxide layer **02**, those thickness is about 500nm, is grown in a wet atmosphere. Substrate **01** is <100> p-type silicon having a resistivity between 0.1-0.5 $\Omega$ cm. Alternatively, n- type Si substrate can also be used. Silicon-on-insulator (SOI) substrates are preferably used for RF applications to have high resistivity substrates. Using conventional photolithography techniques, the active device areas are formed by wet etching in a BHF (7:1) solution. The resulting structure is shown in FIG. 4.1. The substrate **01** is then cleaned and a gate oxide layer **03** is thermally grown in a dry atmosphere as shown in FIG. 4.2. The thickness range is between 100 to 1000 A. 15 20 25 30 35 Next, as shown in FIG. 4.3, a silicon sacrificial layer 04 is deposited on the surface of the structure. The sacrificial layer 04 can be amorphous silicon or polysilicon. Amorphous silicon is deposited by different techniques: physical vapor deposition techniques, i.e. evaporation, RF or DC sputtering, and chemical vapor deposition techniques, i.e. low pressure chemical vapor deposition (LPCVD) or plasma enhanced chemical vapor deposition (PECVD). Polysilicon is deposited by LPCVD but can also be obtained from amorphous silicon after thermal annealing. The thickness range is between 100 nm to 2 $\mu m$ . As shown in FIG. 4.4, the sacrificial layer ${\bf 04}$ is then covered by a SiO<sub>2</sub> diffusion barrier layer 05, those thickness is comprised between 1 nm to 100 nm. This layer prevents diffusion between the Si sacrificial layer 04 and the aluminum metal gate membrane 07. The barrier layer 05 can be obtained by dry oxidation of the Si sacrificial layer 04 or by deposition of a SiO2 layer even by RF sputtering or by LPCVD (low temperature oxide (LTO): SiO2, phosphosilicate glass (PSG) or borophosphosilicate glass (BPSG)). Using conventional photolithography techniques, the diffusion barrier layer 05 is patterned even by wet etching in BHF or HF solution or by dry etching technique based on $C_x F_y \ \text{RIE}$ plasma process as shown in FIG. 4.5. The patterning of Si sacrificial layer 04 have to be anisotropic and highly selective on thin gate oxide 03. This can be performed by cryogenic SF<sub>6</sub>/O<sub>2</sub> chemistry process or chlorine-based chemistry using inductively coupled plasma (ICP) reactors. The resulting structure is shown in FIG. 4.6. Then, as shown in FIG. 4.7, source and drain regions **06** are formed in silicon substrate **01** using conventional self-aligned process. It should be noted that our Si sacrificial layer **04** plays the role of polysilicon gate in standard CMOS processes. Phosphorus or arsenic ions are implanted in case of p-type substrate to formed n-doped source and drain regions **06**. For example, phosphorous ions are implanted at an energy of 25 keV and a dose of 2x10<sup>15</sup> ions/cm<sup>2</sup>. Alternatively, boron ions are implanted for n-type substrate to formed p-doped source and drain regions **06**. The structure is then annealed in a nitrogen atmosphere, to avoid the oxidation of the silicon sacrificial layer **04** side walls, at 950°C, to repair damage to silicon substrate **01** due to implantation. 15 30 Next, as shown in FIG. 4.8, the gate oxide layer **03** is patterned by wet etching in a BHF solution to open contact holes to source and drain regions **06**. Similarly, holes to contact the substrate **01** are opened. The metal gate membrane layer **07** is then deposited on the surface of the structure as shown in FIG. 4.9. This layer also served as metal contacts to source and drain regions **06** and to substrate **01**. For example, a 0.8μm thick aluminum-silicon (with 1% silicon) is deposited by sputtering. Using conventional photolithography techniques, the aluminum gate membrane and the suspension arms are patterned by chlorine-based plasma chemistry or by wet etching in a standard ANP solution. The resulting structure is shown in FIG. 4.10. The accelerometer application of SG-MOSFET needs a higher mass of the gate membrane in order to increase sensor sensitivity to acceleration without changing the rigidity of the suspension arms. This can be done by depositing a thicker metal layer **07**. Then, the metal gate membrane is patterned by partial etching of the metal layer **07**. After another photolithographic step, the suspension beams are formed. Next, the diffusion barrier layer **05** is patterned even by dry etching technique based on C<sub>x</sub>F<sub>y</sub> RIE plasma process or by wet etching in NH<sub>4</sub>F solution, with high selectivity to aluminum, to have an access to the silicon sacrificial layer **04**. 5 15 25 30 35 Finally, the suspended metal gate membranes are released by dry etching in a fluorine-based chemistry with high selectivity to SiO<sub>2</sub> thin gate oxide layer **03** and metal layer **07**, as shown in FIG. 4.11. # 10 Metal-metal RF MEMS switch and tunable capacitor architecture and principle : The cross section of the MEMS tunable capacitor proposed device is described in FIGS. 5: It uses two metal layers, capped with two insulators (Insulators 1 and 2) separated by different air-gaps. Metal 1 is deposited on top of another insulator called Insulator 0 that can be SiO<sub>2</sub>. The movable metal membrane is defined by Metal 2 and its vertical displacement is controlled by the applied voltage. FIG. 5a shows a simple air-gap tunable capacitor which has a capacitance tuning range limited by the pull-in effect. FIG. 5b presents an architecture with two air-gaps (Air-gap 1 and Air-gap 2, Air-gap 1 is designed larger than Air-gap 2) wherein the capacitance tuning range is significantly enlarged because the equilibrium region between electrostatic and elastic forces is enlarged. The difference with respect to other publications that proposes also the use of two air-gaps is that, our architecture uses two insulator layers over the metals, resulting in different characteristics, and the releasing process is completely different, with amorphous silicon as sacrificial layer. Moreover much more aggressively scaled dimensions in terms of air-gaps can be addressed with our structure. Advantages of better yield and fully compatible CMOS process can be mentioned. Also, by the proper design of the suspension arms (with meanders), a low voltage, CMOS-compatible, operation can be achieved for this structure. Another advantage of our technological process is that it is compatible for multi-air-gaps and gradual air-gaps (see FIG.5c) architectures which lead to increase properties compared with two-air-gaps structures. 5 This technological process can be used for both MEMS RF capacitive switch and tunable capacitor applications. For the capacitive switch, we add a high-k dielectric layer between Metal 1 and Insulator 1 to get a high capacitance ratios between 'on' and 'off' states (see FIG. 6). 10 20 #### Metal-metal MEMS device applications: The following applications of the metal-metal MEMS device architecture are proposed: - 1. Radiofrequency (RF) MEMS capacitive (contactless) switch when the gate is electrostatically moved from 'off' (up) to 'on' (down) states; - 2. Radiofrequency (RF) MEMS tunable capacitor when the gate is electrostatically moved under equilibrium; - Integrated CMOS accelerometer wherein the acceleration is converted in vertical displacement of the membrane and furthermore in variation of the capacitance. #### Process for manufacturing a metal-metal MEMS switch or a tunable capacitor: - The fabrication of metal-metal tunable capacitors and switches in accordance with the present invention will be described with reference to FIGS. 7.1 to 7.10. The method of fabrication presented here is fully compatible with CMOS post-processing. A silicon substrate **01** is initially cleaned by conventional techniques and a silicon dioxide layer **02** is grown in a wet atmosphere as shown in FIG. 7.1. - The thickness range is between 0.2 to 2 $\mu m$ . A low temperature oxide (LTO) deposited by LPCVD can replace the wet oxidation. Silicon-on-insulator (SOI) substrates are preferably used for RF applications to have high resistivity substrates. - Then, the first metal layer **03** is deposited on the surface as shown in FIG. 7.2. A 1 μm thick aluminum-silicon layer (with 1% silicon) is sputtered. Using conventional photolithography techniques, the aluminum base electrodes and the contact pads are patterned by chlorine-based plasma chemistry or by wet etching in a standard ANP solution as shown in FIG. 7.3. For the fabrication of capacitive switches, a dielectric layer with high dielectric constant (high-k dielectric) is deposited and patterned by dry plasma chemistry on the first metal layer **03**. The high-k dielectric can be sputtered or PECVD silicon nitride or sputtered TiO<sub>2</sub>. As shown in FIG. 7.4, the structures are then covered by a SiO<sub>2</sub> diffusion barrier layer **04**, the thickness of which is comprised between 10 to 100 nm. This layer will prevent diffusion between the silicon sacrificial layer **05** and the aluminum base electrodes. The barrier layer **04** can be obtained by deposition of a SiO<sub>2</sub> layer even by RF sputtering or by LPCVD (low temperature oxide (LTO): SiO<sub>2</sub>, phosphosilicate glass (PSG). Next, as shown in FIG. 7.5, an amorphous silicon sacrificial layer **05** is deposited on the surface of the structure. Amorphous silicon is deposited by different kind of techniques: physical vapor deposition techniques, i.e. evaporation, RF or DC sputtering, and plasma enhanced chemical vapor deposition (PECVD). The thickness range is between 100 nm to 3 μm. 25 30 10 15 The patterning of amorphous silicon sacrificial layer **05** is performed by chlorine-or fluorine- based chemistry process using inductively coupled plasma (ICP) reactors. Several photolithographic steps are needed to provide the three-dimensional membrane shape and multi-air-gaps architecture. The first steps consist in thinning the silicon sacrificial layer **05** to define the different air-gaps as shown in FIG. 7.6. The second step consists in passing through the silicon sacrificial layer **05** to prepare the mechanical anchors to the substrate **01** for the suspended membranes. The resulting structure is shown in FIG. 7.7. As shown in FIG. 7.8, the patterned sacrificial layer **05** is then covered by a SiO<sub>2</sub> diffusion barrier layer **06**, those thickness is comprised between 10 to 100nm. The second metal layer **07** is then deposited on the surface of the structure. A 5 1μm thick aluminum-silicon (with 1% silicon) is sputtered. Using conventional photolithography techniques, the aluminum membrane and the suspension beams are patterned even by chlorine-based plasma chemistry or by wet etching in a standard ANP solution. The resulting structure is shown in FIG. 7.9. Next, the diffusion barrier layer 06 is patterned by dry etching technique based on C<sub>x</sub>F<sub>y</sub> RIE plasma process to have an access to silicon sacrificial layer 05. Then, the suspended metal membranes are released by dry etching of the silicon sacrificial layer 05 in a fluorine-based chemistry with a high selectivity to $SiO_2$ and aluminum as shown in FIG. 7.10. Finally, the diffusion barrier layer 04 on electric contacts is removed by anisotropic $C_xF_y$ RIE plasma process. 15 WO 03/078299 5 10 35 Process for manufacturing a Micro-Electro-Mechanical-System (MEMS) comprising the use of a sacrificial layer characterized by the fact that the sacrificial layer is made of silicon. Claims PCT/CH02/00490 - 2. Process according to the previous claim wherein the silicon sacrificial layer is removed by plasma etching with fluorine-based chemistry. - 3. Process according to claim 1 wherein the silicon sacrificial layer is removed by xenon difluoride (XeF<sub>2</sub>) or bromine trifluoride (BrF<sub>3</sub>) etching. - 4. Process according to claim 1 wherein the silicon is in polycrystalline form. - 5. Process according to claim 1 wherein the silicon is in amorphous form. - 6. Process according to anyone of the previous claims characterized by the fact that it is used in surface micromachining. - 7. Process according to anyone of the previous claims characterized by the fact that it is used for the manufacture of a MEMS containing a suspended metal layer. - 8. MEMS device architecture obtained according to the process as defined in anyone of the previous claims. - MEMS device according to the previous claim to be fabricated on silicon, silicon-on-insulator substrates and on silicon with the underneath substrate etched. - 10.MEMS device according to claim 8 or 10 characterized by the fact that it comprises a suspended metal gate. 5 15 11. MEMS device according to the previous claim characterized by the fact that it is a suspended gate MOSFET. - 12.MEMS device according to claim 10 or 11 wherein said metal is aluminum, AlSi, AlSiCu, copper, gold, tungsten, platinum, titanium or a combination of these metals. - 13. MEMS device architecture obtained according to the process as defined in anyone of the previous claims 1 to 7 and using two metal levels, one fixed and one movable, called membrane, both capped with one insulator, with variable air-gaps and an underlying insulator deposited on a semiconductor substrate. - 14. MEMS device according to the previous claim characterized by the fact that it comprises a high-k dielectric made of TiO<sub>2</sub>. - 15. Use of the device of claim 10 as radiofrequency capacitive switch. - 16. Use of the device of claim 10 as current switch. 25 - 17. Use of the device of claim 10 as radiofrequency tuneable capacitor. - 18. Use of the device of claim 10 as magnetic field sensor. - 19. Use of the device of claim 10 as accelerometer. - 20. Use of the device of claim 10 as pressure sensor. Fig. 1a Fig. 1b Fig. 1c Fig. 2a Fig. 2b Fig. 2c Fig. 3 Fig. 4.1 Fig. 4.2 Fig. 4.3 Fig. 4.4 Fig. 4.5 Fig. 4.6 Fig. 4.7 Fig. 4.8 Fig. 4.9 Fig. 4.10 Fig. 4.11 Fig. 5a Fig. 5b Fig. 5c Fig. 6 Internation pplication No PCT/CH 02/00490 PCT/CH 02/00490 A. CLASSIFICATION OF SUBJECT MATTER IPC 7 B81B3/00 H01L H01L21/336 According to International Patent Classification (IPC) or to both national classification and IPC B. FIELDS SEARCHED Minimum documentation searched (classification system followed by classification symbols) IPC 7 B81B H01G Documentation searched other than minimum documentation to the extent that such documents are included in the fields searched Electronic data base consulted during the international search (name of data base and, where practical, search terms used) INSPEC, EPO-Internal, PAJ, WPI Data C. DOCUMENTS CONSIDERED TO BE RELEVANT Category ° Citation of document, with indication, where appropriate, of the relevant passages Relevant to claim No. P,X IONESCU A M ET AL: "Modeling and design 1 - 20of a low-voltage SOI suspended-gate MOSFET (SG-MOSFET) with a metal-over-gate architecture", PROCEEDINGS OF THE 2002 3RD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, SAN JOSE, CA, USA, 18-21 MARCH 2002 , 2002, LOS ALÁMITOS, CA, USA, IEEE COMPUT. SOC, USA, PAGE(S) 496 -501 XP001153333 ISBN: 0-7695-1561-4 cited in the application the whole document Further documents are listed in the continuation of box C. Patent family members are listed in annex. χ ° Special categories of cited documents: "T" later document published after the international filing date or priority date and not in conflict with the application but cited to understand the principle or theory underlying the "A" document defining the general state of the art which is not considered to be of particular relevance invention "E" earlier document but published on or after the international "X" document of particular relevance; the claimed invention filing date cannot be considered novel or cannot be considered to involve an inventive step when the document is taken alone document which may throw doubts on priority claim(s) or which is cited to establish the publication date of another citation or other special reason (as specified) "Y" document of particular relevance; the claimed invention cannot be considered to involve an inventive step when the document referring to an oral disclosure, use, exhibition or document is combined with one or more other such do ments, such combination being obvious to a person skilled other means \*P\* document published prior to the international filing date but later than the priority date claimed "&" document member of the same patent family Date of the actual completion of the international search Date of mailing of the international search report 14 July 2003 21/07/2003 Name and mailing address of the ISA Authorized officer European Patent Office, P.B. 5818 Patentlaan 2 NL – 2280 HV Rijswijk Tel. (+31–70) 340–2040, Tx. 31 651 epo nl, Fax: (+31–70) 340–3016 Götz, A Internation Sphication No PCT/CH 02/00490 | -Ai DOOUBLENTS CONCIDEDED TO BE DELEVANT | FC17CH 02/00490 | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Relevant to claim No. | | onation of average in the interest of the relevant passages | Tielevalit to dail! Tvo. | | US 6 290 864 B1 (MACDONALD DOUGLAS B ET AL) 18 September 2001 (2001-09-18) column 1, line 15 - line 34 column 3, line 18 - line 36 column 5, line 29 - line 47; claims 1,17,22,29-31 | 1,3-8 | | US 5 262 000 A (WELBOURN ANTHONY D ET AL)<br>16 November 1993 (1993-11-16)<br>column 2, line 34 - line 40; figures 1-12 | 1,2,4-9 | | HOFFMAN E ET AL: "3D STRUCTURES WITH PIEZORESISTIVE SENSORS IN STANDARD CMOS" PROCEEDINGS OF THE WORKSHOP ON MICRO ELECTRICAL MECHANICAL SYSTEMS. (MEMS). AMSTERDAM, JAN. 29 - FEB. 2, 1995, NEW YORK, IEEE, US, vol. WORKSHOP 8, 29 January 1995 (1995-01-29), pages 288-293, XP000555284 ISBN: 0-7803-2504-4 the whole document | 1,3,6-9 | | DEVOE D L ET AL: "SURFACE MICROMACHINED PIEZOELETRIC ACCELEROMETERS (PIXLS)" JOURNAL OF MICROELECTROMECHANICAL SYSTEMS, IEEE INC. NEW YORK, US, vol. 10, no. 2, June 2001 (2001-06), pages 180-186, XP001123588 ISSN: 1057-7157 figure 2 | 1-3,6-9 | | CHANG C ET AL: "Innovative micromachined microwave switch with very low insertion loss" SENSORS AND ACTUATORS A, ELSEVIER SEQUOIA S.A., LAUSANNE, CH, vol. 79, no. 1, January 2000 (2000-01), pages 71-75, XP004185127 ISSN: 0924-4247 the whole document | 1,2,5-8 | | US 4 906 586 A (BLACKBURN GARY F) 6 March 1990 (1990-03-06) cited in the application column 5, line 52 -column 6, line 12/ | 8-12,<br>15-20 | | | AL) 18 September 2001 (2001-09-18) column 1, line 15 - line 34 column 3, line 18 - line 36 column 5, line 29 - line 47; claims 1,17,22,29-31 US 5 262 000 A (WELBOURN ANTHONY D ET AL) 16 November 1993 (1993-11-16) column 2, line 34 - line 40; figures 1-12 HOFFMAN E ET AL: "3D STRUCTURES WITH PIEZORESISTIVE SENSORS IN STANDARD CMOS" PROCEEDINGS OF THE WORKSHOP ON MICRO ELECTRICAL MECHANICAL SYSTEMS. (MEMS). AMSTERDAM, JAN. 29 - FEB. 2, 1995, NEW YORK, IEEE, US, vol. WORKSHOP 8, 29 January 1995 (1995-01-29), pages 288-293, XP000555284 ISBN: 0-7803-2504-4 the whole document DEVOE D L ET AL: "SURFACE MICROMACHINED PIEZOELETRIC ACCELEROMETERS (PIXLS)" JOURNAL OF MICROELECTROMECHANICAL SYSTEMS, IEEE INC. NEW YORK, US, vol. 10, no. 2, June 2001 (2001-06), pages 180-186, XP001123588 ISSN: 1057-7157 figure 2 CHANG C ET AL: "Innovative micromachined microwave switch with very low insertion loss" SENSORS AND ACTUATORS A, ELSEVIER SEQUOIA S.A., LAUSANNE, CH, vol. 79, no. 1, January 2000 (2000-01), pages 71-75, XP004185127 ISSN: 0924-4247 the whole document US 4 906 586 A (BLACKBURN GARY F) 6 March 1990 (1990-03-06) cited in the application column 5, line 52 -column 6, line 12 | Form PCT/ISA/210 (continuation of second sheet) (July 1992) ... International Discation No PCT/CH 02/00490 | | C1/CH 02/00490 | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Relevant to claim No. | | | | | POTT V ET AL: "The suspended-gate MOSFET (SG-MOSFET): a modeling outlook for the design of RF MEMS switches and tunable capacitors" 2001 INTERNATIONAL SEMICONDUCTOR CONFERENCE. CAS 2001 PROCEEDINGS (CAT. NO.01TH8547), CAS 2001 PROCEEDINGS. 2001 INTERNATIONAL SEMICONDUCTOR CONFERENCE, SINAIA, ROMANIA, 9-13 OCT. 2001, pages 137-140 vol.1, XP001153332 2001, Piscataway, NJ, USA, IEEE, USA ISBN: 0-7803-6666-2 cited in the application the whole document | 8-12,<br>15-20 | | TIAN-HONG ZHANG ET AL: "TEMPERATURE-CONTROLLED KELVIN MICROPROBE" SENSORS AND ACTUATORS B, ELSEVIER SEQUOIA S.A., LAUSANNE, CH, vol. B12, no. 3, 15 April 1993 (1993-04-15), pages 175-180, XP000397508 ISSN: 0925-4005 figure 1 | 8-12 | | MEISTER V ET AL: "In situ control of the electrochemical gap height modification of a suspended gate field-effect transistor by capacitance-voltage measurement technique" SENSORS AND ACTUATORS B, ELSEVIER SEQUOIA S.A., LAUSANNE, CH, vol. 46, no. 3, 15 May 1998 (1998-05-15), pages 226-235, XP004147302 ISSN: 0925-4005 figure 1 | 8-12 | | WO 99 26333 A (MASSACHUSETTS INST<br>TECHNOLOGY) 27 May 1999 (1999-05-27)<br>figure 1A | 13 | | | Citation DOCUMENTS CONSIDERED TO BE RELEVANT Citation of document, with indication, where appropriate, of the relevant passages POTT V ET AL: "The suspended—gate MOSFET (SG-MOSFET): a modeling outlook for the design of RF MEMS switches and tunable capacitors" 2001 INTERNATIONAL SEMICONDUCTOR CONFERENCE. CAS 2001 PROCEEDINGS (CAT. NO.01TH8547), CAS 2001 PROCEEDINGS. 2001 INTERNATIONAL SEMICONDUCTOR CONFERENCE, SINAIA, ROMANIA, 9—13 OCT. 2001, pages 137—140 vol.1, XP001153332 2001, Piscataway, NJ, USA, IEEE, USA ISBN: 0—7803—6666—2 cited in the application the whole document TIAN—HONG ZHANG ET AL: "TEMPERATURE—CONTROLLED KELVIN MICROPROBE" SENSORS AND ACTUATORS B, ELSEVIER SEQUOIA S.A., LAUSANNE, CH, vol. B12, no. 3, 15 April 1993 (1993—04—15), pages 175—180, XP000397508 ISSN: 0925—4005 figure 1 MEISTER V ET AL: "In situ control of the electrochemical gap height modification of a suspended gate field—effect transistor by capacitance—voltage measurement technique" SENSORS AND ACTUATORS B, ELSEVIER SEQUOIA S.A., LAUSANNE, CH, vol. 46, no. 3, 15 May 1998 (1998—05—15), pages 226—235, XP004147302 ISSN: 0925—4005 figure 1 WO 99 26333 A (MASSACHUSETTS INST TECHNOLOGY) 27 May 1999 (1999—05—27) | | Box I C | Observations where certain claims were found unsearchable (Continuation of item 1 of first sheet) | |-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | This Intern | ational Search Report has not been established in respect of certain claims under Article 17(2)(a) for the following reasons: | | 1. C | Claims Nos.: ecause they relate to subject matter not required to be searched by this Authority, namely: | | <u></u> р | Claims Nos.:<br>ecause they relate to parts of the international Application that do not comply with the prescribed requirements to such<br>n extent that no meaningful International Search can be carried out, specifically: | | | Claims Nos.: ecause they are dependent claims and are not drafted in accordance with the second and third sentences of Rule 6.4(a). | | Box II | Observations where unity of invention is lacking (Continuation of item 2 of first sheet) | | This Intern | national Searching Authority found multiple Inventions in this international application, as follows: | | Ş | see additional sheet | | | as all required additional search fees were timely paid by the applicant, this International Search Report covers all earchable claims. | | 2. X A | As all searchable claims could be searched without effort justifying an additional fee, this Authority did not invite payment<br>of any additional fee. | | | As only some of the required additional search fees were timely paid by the applicant, this International Search Report covers only those claims for which fees were paid, specifically claims Nos.: | | 4. N | No required additional search fees were timely paid by the applicant. Consequently, this International Search Report is estricted to the invention first mentioned in the claims; it is covered by claims Nos.: | | Remark o | The additional search fees were accompanied by the applicant's protest. No protest accompanied the payment of additional search fees. | Information on patent family members Internation pplication No PCT/CH 02/00490 | Patent document cited in search report | | Publication<br>date | | Patent family<br>member(s) | Publication date | |----------------------------------------|----|---------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------| | US 6290864 | B1 | -18-09-2001 | AU<br>WO<br>US<br>US | 8019000 A<br>0130715 A1<br>2002195423 A1<br>2002121502 A1 | 08-05-2001<br>03-05-2001<br>26-12-2002<br>05-09-2002 | | US 5262000 | A | 16-11-1993 | AT<br>CA<br>DE<br>DE<br>EP<br>WO<br>JP | 122799 T<br>2066261 A1<br>69019530 D1<br>69019530 T2<br>0493425 A1<br>9105284 A1<br>2987198 B2<br>5501615 T | 15-06-1995<br>27-03-1991<br>22-06-1995<br>05-10-1995<br>08-07-1992<br>18-04-1991<br>06-12-1999<br>25-03-1993 | | US 4906586 | Α | 06-03-1990 | US | 4812888 A | 14-03-1989 | | WO 9926333 | Α | 27-05-1999 | US<br>WO<br>US | 6127908 A<br>9926333 A2<br>2002030566 A1 | 03-10-2000<br>27-05-1999<br>14-03-2002 | | | | | | | |