Via-Programmable Expanded Universal Logic Gate in MCML for Structured ASIC Applications: Part I - Circuit Design

This paper presents a regular layout fabric made of via-programmable MCML universal logic cells for structured ASIC applications and the associated design flow. The proposed structured ASIC fabric offers high speed operation, very high noise immunity, as well as low production cost due to the via-programmable properties of the universal logic cell. Implementations of a number of circuits are presented and the area/speed performances are compared with a CMOS implementation using a commercial standard cell library in 0.18 um CMOS technology.

Publié dans:
Proceedings of the IEEE International Symposium on Circuits and Systems (ISCAS), 2893-2896
Présenté à:
IEEE International Symposium on Circuits and Systems (ISCAS), Kos, Greece, May 21-24

 Notice créée le 2006-07-12, modifiée le 2019-01-17

Évaluer ce document:

Rate this document:
(Pas encore évalué)