Bit-flipping LDPC under noise conditions and its application to Physically Unclonable Functions
A low-density parity check (LDPC) circuit and its properties as a post-processor is proposed for physically unclonable functions (PUFs) applications. PUFs can be realized using process variations or signal noises in SRAM or other PUF circuits, whereas the generated data needs to be processed by error check and correction (ECC) because of their inherent intra-PUF variabilities. The bit-flip LDPC circuits that have been developed in this study reveal compact constructions as well as notable noise tolerances during the ECC calculations. Unlike conventional deterministic post-processing, the LDPC circuits made even under unreliable fabrication conditions keep capable of guaranteeing robustness against noises.
WOS:000390094701062
2016
978-1-4799-5341-7
New York
4
IEEE International Symposium on Circuits and Systems
1114
1117
REVIEWED
Event name | Event place | Event date |
Montreal, CANADA | MAY 22-25, 2016 | |