Direct fabrication of thin layer MoS2 field-effect nanoscale transistors by oxidation scanning probe lithography
Francisco M. Espinosa, Yu K. Ryu, Kolyo Marinov, Dumitru Dumcenco, Andras Kis, and Ricardo Garcia

Citation: Applied Physics Letters 106, 103503 (2015); doi: 10.1063/1.4914349
View online: http://dx.doi.org/10.1063/1.4914349
View Table of Contents: http://scitation.aip.org/content/aip/journal/apl/106/10?ver=pdfcov
Published by the AIP Publishing

Articles you may be interested in
Synthesized multiwall MoS2 nanotube and nanoribbon field-effect transistors

Selective chemical vapor sensing with few-layer MoS2 thin-film transistors: Comparison with graphene devices

Growth-substrate induced performance degradation in chemically synthesized monolayer MoS2 field effect transistors

Electrical performance of monolayer MoS2 field-effect transistors prepared by chemical vapor deposition
Appl. Phys. Lett. 102, 193107 (2013); 10.1063/1.4804546

Comparative study of chemically synthesized and exfoliated multilayer MoS2 field-effect transistors
Appl. Phys. Lett. 102, 043116 (2013); 10.1063/1.4789975
Direct fabrication of thin layer MoS$_2$ field-effect nanoscale transistors by oxidation scanning probe lithography

Francisco M. Espinosa,$^1$ Yu K. Ryu,$^1$ Kolyo Marinov,$^2$ Dumitru Dumcenco,$^2$ Andras Kis,$^2$ and Ricardo Garcia$^{1, a)}$

$^1$Instituto de Ciencia de Materiales, CSIC, Sor Juana Inés de la Cruz 3, Madrid, Spain
$^2$École Polytechnique Fédérale de Lausanne, LANES, Station 17, Lausanne, Switzerland

(Received 4 December 2014; accepted 25 February 2015; published online 11 March 2015)

Thin layer MoS$_2$-based field effect transistors (FET) are emerging candidates to fabricate very fast and sensitive devices. Here, we demonstrate a method to fabricate very narrow transistor channel widths on a single layer MoS$_2$ flake connected to gold electrodes. Oxidation scanning probe lithography is applied to pattern insulating barriers on the flake. The process narrows the electron path to about 200 nm. The output and transfer characteristics of the fabricated FET show a behavior that is consistent with the minimum channel width of the device. The method relies on the direct and local chemical modification of MoS$_2$. The straightforward character and the lack of specific requirements envisage the controlled patterning of sub-100 nm electron channels in MoS$_2$ FETs.

Single layer MoS$_2$ is a relevant two-dimensional semiconductor material with the potential to fabricate novel electronic and optical devices.$^1$–$^4$ Field effect transistors based on MoS$_2$ have been devised$^5$–$^7$ and applied as label-free biosensors$^8$–$^{10}$ or memory cells.$^{11}$ The integration of MoS$_2$ electronics will be enhanced by the development of direct patterning methods with the capability to generate nanoscale features on MoS$_2$.

The optimization of the MoS$_2$ nanoscale devices and the enhancement of their applications require the development of direct, reliable, and easy-to-use nanopatterning methods. The positioning capabilities and patterning resolution of scanning probe lithography (SPL)$^{12}$ make SPL a candidate to pattern MoS$_2$ flakes at the nanoscale level. Different SPL methods have been applied to pattern graphene-like and other carbon-based materials.$^{13}$–$^{16}$

Oxidation scanning probe lithography (o-SPL) has been used to fabricate a variety of nanoscale devices on different materials such as nanowire FETs on silicon,$^{17,18}$ random access memories on gallium arsenide,$^{19}$ single photon detectors on niobium nitride,$^{20}$ or quantum dots on graphene.$^{21}$

We report the development of o-SPL to directly change the chemical composition of selected regions of a MoS$_2$ flake by applying a negative voltage pulse between the tip and the flake in the presence of ozone. The modification produces structures that protrude from the flake baseline. Those barriers effectively suppress the electron transport across them. The ability to control the size of the patterns is exploited to reduce the conduction channel of a MoS$_2$ monolayer field-effect transistor from microns to hundreds of nanometers. The output curves of the FET before and after o-SPL demonstrate that the electrons are channeled through a 200 nm constriction. It also shows that the o-SPL process does not degrade the electrical properties of the unmodified MoS$_2$ regions.

The MoS$_2$ layers were grown by means of chemical vapor deposition (CVD) on sapphire substrates based on the gas phase reaction of MoO$_3$ and sulfur at 700°C.$^{22}$ Single triangular domains of single layer MoS$_2$ are formed on the surface. Their orientation follows the underlying sapphire crystal structure. For the fabrication of field-effect transistors, the material was transferred to a Si substrate covered with 270 nm thermally grown SiO$_2$ using the wet transfer KOH method and 900 PMMA A2 as support polymer. After transferring, PMMA is removed in acetone and residues are removed during annealing in Ar atmosphere at 350°C for 5 h. Metallic contacts were defined by means of conventional electron beam lithography (EBL) followed by the deposition of 90 nm Au. Finally, contact annealing at 200°C in Ar atmosphere was performed to reduce contact resistance and eliminate resist residues.

The atomic force microscope (AFM) and the sample are kept in a closed chamber to control the relative humidity and the temperature during the oxidation process. The o-SPL is performed by operating the AFM in the amplitude modulation mode$^{23}$ with a free amplitude in the 5–10 nm range and a set point amplitude/free amplitude ratio of about 0.9. We have used n$^+$-doped silicon cantilevers (NCH-W, NanoWorld) with a force constant of about 40 N/m and a resonant frequency of about 300 kHz. The relative humidity is kept in 40%–60% range. Voltage pulses of 40–60 V and 0.5 ms were used. To enhance the oxidation of MoS$_2$, we have enriched the SPL chamber with ozone.$^{24}$ The ozone was generated by illuminating the chamber with ultraviolet light for 30 min. Figure 1 shows a scheme of o-SPL applied to pattern MoS$_2$ flakes. Figure 3(a) shows several MoS$_2$ flakes transferred on a SiO$_2$ layer 270 nm thick. They are contacted with gold pads by EBL.$^5$

The I–V curves were recorded before and after the lithography process to check the effect of the patterning on the device. The measurements were performed at room temperature in a probe station (Everbeing EB 06, Taiwan) with a semiconductor analyser (Keithley 4200).
Figure 2(a) shows several nanostructures fabricated by o-SPL. An array of dots and a line were fabricated with voltage pulse amplitude and duration, relative humidity and free amplitude of, respectively, 54 V and 250 µs, 45% and 5 nm. Figures 2(b) and 2(c) show, respectively, the AFM topographic image and cross section of one of the rows of dots represented in Figure 2(a). The structures protrude 2–5 nm from the MoS2 flake, and the widths—given at full width at half maximum (FWHM)—are between 40–50 nm (Fig. 2(c)).

We propose that the application of high electric fields during o-SPL (about 10 V/nm) favors the formation of MoO3. Rolandi et al.25 have applied o-SPL to transform selected regions of a molybdenum thin film into MoO3. The stoichiometry of the formed oxide (MoO3) was inferred because the patterns were soluble in water. In addition, Ross and Sussman26 have described the reaction of MoS2 surface in the presence of water vapor and a temperature of 85 °C as

$$2\text{MoS}_2 + 9\text{O}_2 + 4\text{H}_2\text{O} \rightarrow 2\text{MoO}_3 + 4\text{H}_2\text{SO}_4. \quad (1)$$

We propose that the electric field replaces the role of the temperature to facilitate the transformation of MoS2 into MoO3. In fact, the patterns fabricated on MoS2 by o-SPL are readily etched in water, which supports the formation of MoO3 during the lithographic process.
The process to fabricate a 200 nm channel constriction on a thin layer MoS$_2$ FET starts from contacting a flake on SiO$_2$ layer with two gold microelectrodes (Fig. 3(a)). The optical image shows a flake derived from the coalescence of two triangular flakes bridging the electrodes. This system could already be operated as a FET having the silicon substrate as a third electrode (back gate) underneath the SiO$_2$. Oxidation SPL is used to decrease the width of the FET channel. For this, we pattern two parallel lines running from source to drain gold electrodes. To avoid any damage in the Au electrodes, the patterning starts and ends about 100–200 nm from the Au electrodes. To direct the electron flow from the Au electrodes through the space defined by the oxide lines, we have also patterned a line running perpendicular to the oxide channel lines as it is shown in the AFM phase image (Fig. 3(b)). This line will act as a dielectric barrier to prevent the electron leakage outside the electron channel.

To illustrate the performance of the fabricated FET, we have compared the output and transfer curves before and after (nano-FET) the patterning process. Those curves were acquired by using the same values of source-to-drain and gate voltages. The device is an $n$-channel transistor because the current increases with the positive gate voltage. The output and transfer characteristics before the o-SPL patterning are shown in Fig. 4 (panels (a) and (b)). From the transfer curve, a subthreshold swing (SS) of 3.78 V/dec is obtained. The output characteristics of the nano-FET are depicted in Figs. 4(c) and 4(d). The output curves show a reduction of the current of about one order of magnitude. In the linear regime of the output curves ($V_g = 20$ V and $V_{ds} = 0.05$ V), we obtain a current ratio between the original FET and the nano-FET of 12.4. This ratio is very close to the change in the ohmic resistance from the 2100 nm wide MoS$_2$ flake to the 200 nm wide channel constriction. We also observe that the saturation regime is reached at lower $V_{ds}$ values in the nano-FET. The SS obtained from the transfer curve of the nano-FET is of 3.02 V/dec. The high SS values are attributed to the use of ultra-thin MoS$_2$ flakes and the type of dielectric (SiO$_2$).27

In short, we have demonstrated an o-SPL method to fabricate thin layer MoS$_2$ field effect transistors with a channel width of 200 nm. Oxidation SPL is applied to define the transistor channel across the source and drain electrodes by patterning dielectric barriers on the thin layer MoS$_2$ flake. The decrease of the electron conductance in the nano-FET with respect to the precursor MoS$_2$ FET scales linearly with the channel width ratio. This lithography process is direct and does not require any specific sample preparation. In addition, the dielectric barrier width (30 nm) envisages the fabrication of MoS$_2$ field effect transistors with sub-100 nm channel widths.

This work was funded by the European Union FP7/2007-2013 under Grant Agreement No. 318804 (SNM), the Ministerio de Economía y Competitividad (Spain) under Grant No. MAT2013-44858-R, the Marie Curie ITN network “MoWSeS” (Grant No. 317451) and the Swiss SNF Sinergia Grant No. 147607.


FIG. 4. Output and transfer characteristics of a MoS$_2$ FET. (a) Output and (b) transfer curves before the fabrication of dielectric barriers by o-SPL. (c) Output and (d) transfer curves of the nano-FET after o-SPL. The current ratio observed between the thin layer FET and the nano FET corresponds to the change in the ohmic resistance given by the width ratio between the channel and the unmodified flake. The curves were taken at room temperature. The dashed lines in (b) and (d) represent the section where the SS values have been calculated.