Vertically-Stacked Silicon Nanowire Transistors with Controllable Polarity: a Robustness Study

Vertically-stacked Silicon NanoWire FETs (SiN- WFETs) with gate-all-around control are the natural and most advanced extension of FinFETs. At advanced technology nodes, due to Schottky contacts at channel interfaces, devices show an ambipolar behavior, i.e., the device exhibits n- and p-type charac- teristics simultaneously. This property, when controlled by an independent Double-Gate (DG) structure, can be exploited for logic computation, as it provides intrinsic XOR operation. Elec- trostatic doping of the transistor suppresses the need for dopant implantation at the source and drain regions, which potentially leads to a larger process variations immunity of the devices. In this paper, we propose a novel method based on Technology Computer-Aided Design (TCAD) simulations, enabling the predic- tion of emerging devices variability. This method is used within our DG-SiNWFET framework and shows that devices, whose polarity is controlled electrostatically, present better immunity to variations for some of their parameters, such as the off-current with 16× less standard deviation.

Published in:
Proceedings of the 14th IEEE Latin American Test Workshop (LATW)
Presented at:
14th IEEE Latin American Test Workshop (LATW), Cordoba, Argentina, April 2-5, 2013

 Record created 2013-01-15, last modified 2019-03-16

Download fulltext

Rate this document:

Rate this document:
(Not yet reviewed)