Benchmarking of standard-cell based memories in the sub-VT domain in 65-nm CMOS technology

In this paper, standard-cell based memories (SCMs) are proposed as an alternative to full-custom sub-VT SRAM macros for ultra-low-power systems requiring small memory blocks. The energy per memory access as well as the maximum achievable throughput in the sub-VT domain of various SCM architectures are evaluated by means of a gate-level sub-VT characterization model, building on data extracted from fully placed, routed, and back-annotated netlists. The reliable operation at the energy-minimum voltage of the various SCM architectures in a 65-nm CMOS technology considering within-die process parameter variations is demonstrated by means of Monte Carlo circuit simulation. Finally, the energy per memory access, the achievable throughput, and the area of the best SCM architecture are compared to recent sub-VT SRAM designs.


Publié dans:
IEEE Journal on Emerging and Selected Topics in Circuits and Systems, 1, 2, 173-182
Année
2011
ISSN:
21563357
Mots-clefs:
Laboratoires:




 Notice créée le 2012-06-12, modifiée le 2018-09-13

Postprint:
Télécharger le document
PDF

Évaluer ce document:

Rate this document:
1
2
3
 
(Pas encore évalué)