Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Conferences, Workshops, Symposiums, and Seminars
  4. Substrate current modeling for high-voltage smart power BCD technology
 
conference paper

Substrate current modeling for high-voltage smart power BCD technology

Lo Conte, F.  
•
Pastre, M.  
•
Saliese, J. M.
Show more
2008
Proceedings of the Joint 6th International IEEE Northeast Workshop on Circuits and Systems and TAISA Conference, 2008. NEWCAS-TAISA 2008. 2008
Circuits and Systems and TAISA Conference, 2008. NEWCAS-TAISA 2008. 2008 Joint 6th International IEEE Northeast Workshop on

This paper presents a compact- and a macro-model for estimating and simulating the perturbations induced in the substrate by high-voltage transistors switching inductive loads. On one hand, it allows the designer to predict the amount of switching noise generated by a particular topology. On the other hand, it enables a wise choice of the positioning of sensitive low-voltage circuits around the noisy devices, as well as the choice of appropriate shielding structures. The models proposed are validated by measurements on a prototype circuit at 25°C. © 2008 IEEE.

  • Details
  • Metrics
Type
conference paper
DOI
10.1109/NEWCAS.2008.4606341
Web of Science ID

WOS:000262463700036

Author(s)
Lo Conte, F.  
Pastre, M.  
Saliese, J. M.
Krummenacher, F.  
Kayal, M.  
Date Issued

2008

Published in
Proceedings of the Joint 6th International IEEE Northeast Workshop on Circuits and Systems and TAISA Conference, 2008. NEWCAS-TAISA 2008. 2008
Start page

141

End page

144

Subjects

Integrated circuit modeling

•

Noise coupling

•

Power parasitic modeling

•

Power semiconductor devices

•

Substrate modeling

Note

Laboratoire d'Electronique Générale (LEG), Ecole Polytechnique Fédérale de Lausanne (EPFL), CH-1015 Lausanne, Cited By (since 1996): 2, Export Date: 19 January 2010, Source: Scopus, Art. No.: 4606341, References: Murari, B., Bertotti, F., Vignola, G.A., (2002) Smart power ICs: Technologies and applications, , 2nd Edition, Springer, Berlin; Clement, F.J.R., Zysman, E., Kayal, M., Declercq, M., LAYIN: Toward a global solution for parasitic coupling modeling and visualization (1994) Custom Integrated Circuits Conference, pp. 537-540; Mitra, S., Rutenbar, R.A., Carley, L.R., Allstot, D.J., A methodology for rapid estimation of substrate-coupled switching noise (1995) Custom Integrated Circuits Conference, pp. 129-132; Schenkel, M., Pfàffli, P., Mettler, S., Reiner, W., Wilkening, W., Aemmer, D., Fichtner, W., Measurements and 3D Simulations of Full-Chip Potential Distribution at Parasitic Substrate Current Injection (2000) Solid-State Device Research Conference, pp. 600-603; Kayal, M., Saez, R.L., Pastre, M., The Reduction of switching noise using CMOS current steering logic (2003) Substrate Noise Coupling in Mixed-Signal ASICs, pp. 223-228. , Kluwer

Editorial or Peer reviewed

REVIEWED

Written at

EPFL

EPFL units
GR-KA  
Event nameEvent placeEvent date
Circuits and Systems and TAISA Conference, 2008. NEWCAS-TAISA 2008. 2008 Joint 6th International IEEE Northeast Workshop on

Montreal, QC, Canada

June 22-25, 2008

Available on Infoscience
October 21, 2010
Use this identifier to reference this record
https://infoscience.epfl.ch/handle/20.500.14299/55922
Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés