Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Conferences, Workshops, Symposiums, and Seminars
  4. Negative Capacitance Field Effect Transistors; Capacitance Matching and non-Hysteretic Operation
 
conference paper not in proceedings

Negative Capacitance Field Effect Transistors; Capacitance Matching and non-Hysteretic Operation

Saeidi, Ali  
•
Jazaeri, Farzan  
•
Bellando, Francesco  
Show more
2017
Solid-State Device Research Conference (ESSDERC), 2017 47th European

This work experimentally demonstrates negative capacitance MOSFETs in hysteretic and non-hysteretic modes of operation. A PZT capacitor is externally connected to the gate of commercial nMOSFETs fabricated in 28nm CMOS technology to explore the negative capacitance effect. In hysteretic devices, subthreshold slope as steep as 10mV/dec is achieved in the region where the ferroelectric represents an S-shape polarization. In addition, a matching condition is achieved between a PZT capacitor and the gate capacitance of MOSFETs fabricated on SOI substrates. For the first time, we achieve a non-hysteretic switch configuration in our fabricated MOSFETs, suitable for analog and digital applications, for which a reduction in the subthreshold swing is obtained down to 20mV/dec.

  • Files
  • Details
  • Metrics
Loading...
Thumbnail Image
Name

08066596.pdf

Access type

openaccess

Size

1.7 MB

Format

Adobe PDF

Checksum (MD5)

de8847cdf26670deb25ac09cf72692b1

Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés