Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Conferences, Workshops, Symposiums, and Seminars
  4. Self-Calibrating Networks-On-Chip
 
conference paper

Self-Calibrating Networks-On-Chip

Worm, Frédéric  
•
Thiran, Patrick  
•
De Micheli, Giovanni  
Show more
2005
Proceedings of the IEEE International Symposium on Circuits and Systems
IEEE International Symposium on Circuits and Systems (ISCAS)

Networks-on-chip provide an elegant framework to efficiently reuse predesigned cores. However, reuse of cores is jeopardized by new deep sub-micron noise effects that challenge the reliability of CMOS technology. Moreover, noise margins are further reduced as supply voltages scale down. We advocate that self-calibrating techniques will be needed to maintain an acceptable design trade-off between energy, performance, and reliability. As a result, self-calibrating techniques have to be integrated within networks-on-chip. This paper presents a self-calibrating link and discusses qualitatively the problem of controlling adaptively its voltage and frequency.

  • Files
  • Details
  • Metrics
Loading...
Thumbnail Image
Name

SelfCalibratingNetworksOnChip_ISCAS05.pdf

Access type

openaccess

Size

203.87 KB

Format

Adobe PDF

Checksum (MD5)

c7dbd142de86be8181211c9898cdc426

Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés