Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Conferences, Workshops, Symposiums, and Seminars
  4. Current-mode Memory Cell with Power Down Phase for Discrete Time Analog Iterative Decoders
 
conference paper

Current-mode Memory Cell with Power Down Phase for Discrete Time Analog Iterative Decoders

Dlugosz, Rafal Tomasz  
•
Gaudet, Vincent
2008
2008 IEEE International Symposium on Circuits and Systems
International Symposium on Circuits and Systems (ISCAS)

A low power, current-mode memory element for analog discrete time iterative decoders is proposed. In the circuit a high-speed power-down mechanism has been implemented that enables a significant increase of the operation speed without increasing the power dissipation. During the power down phase the data stored in the memory is maintained in the capacitor. The proposed memory element works at a sampling frequency of 10 MSps. During the normal operation the memory cell dissipates power of 1.5-?W, while in the standby phase 50-nW.

  • Files
  • Details
  • Metrics
Loading...
Thumbnail Image
Name

[Dlugosz 08] Current-mode Memory Cell.pdf

Access type

restricted

Size

144.45 KB

Format

Adobe PDF

Checksum (MD5)

21537848e79218ebbeadf86f7f60949e

Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés