Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Conferences, Workshops, Symposiums, and Seminars
  4. A High-performance, Low-cost PMU Prototype for Distribution Networks based on FPGA
 
conference paper

A High-performance, Low-cost PMU Prototype for Distribution Networks based on FPGA

Romano, Paolo  
•
Paolone, Mario  
•
Chau, Thomas
Show more
Milanovic, Jovica
2017
Proceedings of the 2017 IEEE PES PowerTech
2017 IEEE PES PowerTech

The application of Phasor Measurement Units (PMUs) to the real-time monitoring, protection and control of Distribution Networks, requires the availability of high accuracy devices that are characterized at the same time by a reasonable cost. This paper presents the design of a low-cost PMU prototype based on a Field Programmable Gate Array (FPGA) that integrates a recently published synchrophasor estimation technique, called iterative-Interpolated DFT (i-IpDFT). The adopted hardware platform is first introduced, then the major FPGA components are described and integrated in the overall board design. Finally, the performance of the developed prototype is evaluated in terms of the latency of the various PMU components and the scalability of the overall design.

  • Details
  • Metrics
Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés