Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Journal articles
  4. A 16-kB 65-nm GC-eDRAM Macro With Internal Bias Voltage Generation Providing Over 100-μs Retention Time
 
Loading...
Thumbnail Image
research article

A 16-kB 65-nm GC-eDRAM Macro With Internal Bias Voltage Generation Providing Over 100-μs Retention Time

Harel, Odem
•
Yigit, Andac  
•
Feifel, Eliana
Show more
2024
IEEE Journal of Solid-State Circuits

Gain-cell embedded dynamic random access memory (GC-eDRAM) has emerged as a suitable choice for embedded memory implementation due to its high density, low leakage current, and voltage scaling compatibility. This work presents a 16-kB 3T-1C GC-eDRAM macro, featuring an innovative internal reference voltage generation mechanism and an on-chip dc-dc converter for internal boosted supply generation. The memory architecture is partitioned to efficiently accommodate the reference generation and implement a variation-tolerant sensing scheme. The on-chip dc-dc converter is employed for internally generating a boosted voltage that enhances charge retention to increase the data retention time (DRT). The memory macro was implemented in a 65-nm CMOS technology and fabricated as part of a research test chip. Measurements across a spectrum of boosted voltages and different temperature points, show a significant improvement in DRT compared with similar GC-eDRAM designs, without compromising area, performance, or power dissipation.

  • Details
  • Metrics
Type
research article
DOI
10.1109/JSSC.2024.3489793
Scopus ID

2-s2.0-85210289563

Author(s)
Harel, Odem
•
Yigit, Andac  
•
Feifel, Eliana
•
Giterman, Robert
•
Burg, Andreas  
•
Teman, Adam
Date Issued

2024

Published in
IEEE Journal of Solid-State Circuits
Subjects

Embedded dynamic random access memory (eDRAM)

•

embedded memory

•

gain cell

•

internal voltage

•

retention time

•

sensing

•

static random access memory (SRAM)

Peer reviewed

REVIEWED

Written at

EPFL

EPFL units
TCL  
FunderFunding(s)Grant NumberGrant URL

Council for Higher Education of Israel Scholarship

Bar-Ilan University

Available on Infoscience
January 25, 2025
Use this identifier to reference this record
https://infoscience.epfl.ch/handle/20.500.14299/244418
Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés