Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Conferences, Workshops, Symposiums, and Seminars
  4. Statistical Fault Injection for Impact-Evaluation of Timing Errors on Application Performance
 
Loading...
Thumbnail Image
conference paper

Statistical Fault Injection for Impact-Evaluation of Timing Errors on Application Performance

Constantin, Jeremy
•
Burg, Andreas  
•
Wang, Zheng
Show more
2016
2016 53Rd Acm/Edac/Ieee Design Automation Conference (Dac)
53rd ACM/EDAC/IEEE Design Automation Conference (DAC)

This paper proposes a novel approach to modeling of gate level timing errors during high-level instruction set simulation. hi contrast to conventional, purely random fault injection, our physically motivated approach directly relates to the underlying circuit structure, hence allowing for a significantly more detailed characterization of application performance under scaled frequency / voltage (including supply noise). The model uses gate level timing statistics extracted by dynamic timing analysis from the post place & route netlist of a general-purpose processor to perform instruction aware fault injections. We employ a 28 nm OpenRISC core as a case study, to demonstrate how statistical fault injection provides a more accurate and realistic analysis of power vs. error performance.

  • Details
  • Metrics
Type
conference paper
DOI
10.1145/2897937.2696095
Web of Science ID

WOS:000390823200013

Author(s)
Constantin, Jeremy
•
Burg, Andreas  
•
Wang, Zheng
•
Chattopadhyay, Anupam
•
Karakonstantis, Georgios  
Date Issued

2016

Publisher

Ieee

Publisher place

New York

Published in
2016 53Rd Acm/Edac/Ieee Design Automation Conference (Dac)
ISBN of the book

978-1-4503-4236-0

Total of pages

6

Series title/Series vol.

Design Automation Conference DAC

Peer reviewed

REVIEWED

Written at

EPFL

EPFL units
TCL  
Event nameEvent placeEvent date
53rd ACM/EDAC/IEEE Design Automation Conference (DAC)

Austin, TX

JUN 05-09, 2016

Available on Infoscience
January 24, 2017
Use this identifier to reference this record
https://infoscience.epfl.ch/handle/20.500.14299/133863
Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés