Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Conferences, Workshops, Symposiums, and Seminars
  4. Case Study of Fault-Tolerant Architectures for 90nm CMOS Cryptographic Cores
 
conference paper

Case Study of Fault-Tolerant Architectures for 90nm CMOS Cryptographic Cores

Stanisavljevic, Milos  
•
Gürkaynak, Frank Kagan
•
Schmid, Alexandre  
Show more
2007
3rd Conference on Ph.D. Research in Microelectronics and Electronics
IEEE 3rd Conference on Ph.D. Research in Microelectronics and Electronics (PRIME)

This paper presents a case study of different fault-tolerant architectures. The emphasis is on the silicon realization. A 128bit AES cryptographic core has been designed and fabricated as a main topology on which the fault-tolerant architectures have been applied. One of the fault-tolerant architectures is a novel four-layer architecture exhibiting a large immunity to permanent as well as random failures. Characteristics of the averaging/ thresholding layer are emphasized. Measurement results show advantage of four-layer architecture over triple modular redundancy in terms of reliability.

  • Files
  • Details
  • Metrics
Loading...
Thumbnail Image
Name

Case Study of Fault Tolerant Architectures-final.pdf

Access type

restricted

Size

233.33 KB

Format

Adobe PDF

Checksum (MD5)

8f8a074bf58c609a32325b0ce7270eea

Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés