Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Conferences, Workshops, Symposiums, and Seminars
  4. Efficient VLSI Implementation of Reduced-State Sequence Estimation for Wireless Communications
 
Loading...
Thumbnail Image
conference paper

Efficient VLSI Implementation of Reduced-State Sequence Estimation for Wireless Communications

Zwicky, Stefan
•
Benkeser, Christian
•
Burg, Andreas Peter  
Show more
2013
Proceedings of the 38th International Conference on Acoustics, Speech, and Signal Processing
38th International Conference on Acoustics, Speech, and Signal Processing (ICASSP)

Modern wireless communication systems require efficient channel equalizer implementations. This paper explores the design space of reduced-state sequence estimation (RSSE). We show how the concept of pre-computation can be applied to greatly reduce computational complexity, such that efficient RSSE architectures can be derived. As a proof of concept, an RSSE was implemented in dedicated hardware, that achieves a 1.6 times higher hardware efficiency when compared to prior art.

  • Files
  • Details
  • Metrics
Loading...
Thumbnail Image
Name

RSSE.pdf

Access type

openaccess

Size

698.79 KB

Format

Adobe PDF

Checksum (MD5)

0d5d46139a4d8f5372354ba32f223e4f

Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés