Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Conferences, Workshops, Symposiums, and Seminars
  4. Subthreshold SCL for Ultra-Low-Power SRAM and Low-Activity-Rate Digital Systems
 
conference paper

Subthreshold SCL for Ultra-Low-Power SRAM and Low-Activity-Rate Digital Systems

Tajalli, Armin  
•
Leblebici, Yusuf  
2009
Proceedings of the European Solid-State Circuits Conference (ESSCIRC)
European Solid-State Circuits Conference (ESSCIRC)

The power efficiency of source-coupled logic (SCL) topology for implementing ultra-low-power and low-activity-rate circuits is investigated. It is shown that in low-activity-rate circuits, where the subthreshold leakage consumption of conventional CMOS circuits is more pronounced, subthreshold SCL (STSCL) can be used effectively for reducing the power consumption. An STSCL-based static random-access memory (SRAM) array has been implemented to demonstrate the performance of this topology for ultra-low-power consumption and low-activity-rate digital circuits. A novel 9T memory cell has been developed to reduce the stand-by (leakage) current to 10pA/cell while the SRAM array is operating at 2.1MHz clock frequency. The power consumption benefits of the proposed circuit style can be maintained in nanometer CMOS technology nodes.

  • Files
  • Details
  • Metrics
Type
conference paper
DOI
10.1109/ESSCIRC.2009.5325939
Web of Science ID

WOS:000276195800033

Author(s)
Tajalli, Armin  
•
Leblebici, Yusuf  
Date Issued

2009

Publisher place

Athens, Greece

Published in
Proceedings of the European Solid-State Circuits Conference (ESSCIRC)
Start page

164

End page

167

Subjects

Integrated circuits

•

CMOS integrated circuits

•

Subthreshold source-coupled logic (STSCL)

•

Memory

•

Static random access memory (SRAM)

•

Ultra-low-power

•

Integrated circuits

•

Leakage current

•

Stand-by current

Editorial or Peer reviewed

REVIEWED

Written at

EPFL

EPFL units
LSM  
Event nameEvent placeEvent date
European Solid-State Circuits Conference (ESSCIRC)

Athens, Greece

September 14-18

Available on Infoscience
July 31, 2009
Use this identifier to reference this record
https://infoscience.epfl.ch/handle/20.500.14299/41911
Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés