Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Conferences, Workshops, Symposiums, and Seminars
  4. Selective Redundancy-Based Design Techniques for the Minimization of Local Delay Variations
 
conference paper

Selective Redundancy-Based Design Techniques for the Minimization of Local Delay Variations

Stanisavljevic, Milos  
•
Schmid, Alexandre  
•
Leblebici, Yusuf  
2010
Proceedings of the IEEE International Symposium on Circuits and Systems
IEEE International Symposium on Circuits and Systems (ISCAS)

In this paper a novel approach to optimize digital integrated circuits yield with regards to speed and area/power for aggressive scaling technologies is presented. The technique is intended to reduce the effects of intra-die variations using redundancy applied only on critical parts of the circuit. The inherent property of the technique is that the improvement in the maximum frequency the circuit can run is higher for the larger variations. The work shows that the technique can be already applied for 65nm CMOS technology process where a beneficial delay vs. area/power tradeoff can be made. However, a significant benefit is expected for future nanoscale CMOS technologies such as 45nm and 32nm nodes and in low-voltage applications.

  • Details
  • Metrics
Type
conference paper
DOI
10.1109/ISCAS.2010.5537130
Web of Science ID

WOS:000287216002176

Author(s)
Stanisavljevic, Milos  
Schmid, Alexandre  
Leblebici, Yusuf  
Date Issued

2010

Publisher

IEEE Service Center

Publisher place

Piscataway, NJ, USA

Published in
Proceedings of the IEEE International Symposium on Circuits and Systems
Start page

2486

End page

2489

Subjects

Parameter Fluctuations

•

Circuit Performance

•

Impact

•

Die

Editorial or Peer reviewed

REVIEWED

Written at

EPFL

EPFL units
LSM  
Event nameEvent placeEvent date
IEEE International Symposium on Circuits and Systems (ISCAS)

Paris, France

May 30-June 2, 2010

Available on Infoscience
December 16, 2011
Use this identifier to reference this record
https://infoscience.epfl.ch/handle/20.500.14299/74766
Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés