Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Conferences, Workshops, Symposiums, and Seminars
  4. A Row-Column Accessed Dynamic Element Matching DAC Architecture for SAR ADCs
 
conference paper

A Row-Column Accessed Dynamic Element Matching DAC Architecture for SAR ADCs

Kilic, Mustafa  
•
Ergunay, Selman  
•
Leblebici, Yusuf  
January 1, 2018
2018 Ieee Nordic Circuits And Systems Conference (Norcas): Norchip And International Symposium Of System-On-Chip (Soc)
4th IEEE Nordic Circuits and Systems Conference (NORCAS) / NORCHIP and International Symposium of System-on-Chip (SoC)

Capacitor mismatch in high resolution Successive Approximation Register (SAR) Analog to Digital Converters (ADCs) causes non-linearity effects that reduce the Spurious-Free Dynamic Range (SFDR). This paper presents a novel dynamic element matching (DEM) technique aiming at enhancing the SFDR of SAR ADCs. The high resolution capacitive Digital to Analog Converter (DAC) array is considered as a square-matrix where cells are switched on and off according to row and column bit lines. The number of signals to control and scramble is then highly reduced, enabling high speed operation as well. The proposed architecture has been implemented on 10 and 12-bit SAR ADC models in Matlab in order to highlight its performances. Considering a standard deviation of sigma = 1.5% for the unit capacitance, this architecture enables to correct the SFDR by more than 10dB in high distortion cases, while allowing high speed operation.

  • Details
  • Metrics
Type
conference paper
DOI
10.1109/NORCHIP.2018.8573513
Web of Science ID

WOS:000462188200043

Author(s)
Kilic, Mustafa  
Ergunay, Selman  
Leblebici, Yusuf  
Date Issued

2018-01-01

Publisher

IEEE

Publisher place

New York

Published in
2018 Ieee Nordic Circuits And Systems Conference (Norcas): Norchip And International Symposium Of System-On-Chip (Soc)
ISBN of the book

978-1-5386-7656-1

Subjects

Engineering, Electrical & Electronic

•

Engineering

Editorial or Peer reviewed

REVIEWED

Written at

EPFL

EPFL units
LSM  
Event nameEvent placeEvent date
4th IEEE Nordic Circuits and Systems Conference (NORCAS) / NORCHIP and International Symposium of System-on-Chip (SoC)

Tallinn, ESTONIA

Oct 30-31, 2018

Available on Infoscience
June 18, 2019
Use this identifier to reference this record
https://infoscience.epfl.ch/handle/20.500.14299/156996
Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés