Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Conferences, Workshops, Symposiums, and Seminars
  4. End-to-End Industrial Study of Retiming
 
conference paper

End-to-End Industrial Study of Retiming

Yu, Cunxi  
•
Huang, Chau-Chin
•
Nam, Gi-Joon
Show more
July 11, 2018
IEEE Computer Society Annual Symposium on VLSI
2018 IEEE Computer Society Annual Symposium on VLSI (ISVLSI'18)

Sequential circuits are combinational circuits that are separated by registers. Retiming is considered as the most promising technique for optimizing sequential circuits, that involves moving the edge-triggered registers across the combinational logic without changing the functionality. Despite significant efforts spent on sequential optimization since 1980's, there are few works discussed its performance in an end to-end design flow. The retiming algorithms were mostly evaluated at the logic level. However, it turns out that the retiming results at logic level could be significantly different than evaluating the physical level.

This paper provides the findings of how retiming algorithms perform in an end-to-end industrial design flow, with seven industry designs taken from a recent 14nm microprocessor. Experiments are conducted with several complete industrial design flows. The evaluations are made at the end of the physical design flow. The experimental results show that the performance (design quality) of the retiming algorithms vary on the designs. Based these experimental results, we discover a feature that describes the retiming potentials of sequential designs. This model successfully forecast whether the given industrial designs could be significantly improved by retiming in an end-to-end design flow, regarding timing, area, and power.

  • Files
  • Details
  • Metrics
Type
conference paper
DOI
10.1109/ISVLSI.2018.00046
Author(s)
Yu, Cunxi  
Huang, Chau-Chin
Nam, Gi-Joon
Choudhury, Mihir
Kravets, Victor N.
Sullivan, Andrew
Ciesielski, Maciej
De Micheli, Giovanni  
Date Issued

2018-07-11

Publisher

IEEE

Published in
IEEE Computer Society Annual Symposium on VLSI
Start page

203

End page

208

Subjects

sequential optimization

•

retiming

•

physical design

•

retiming prediction

•

logic synthesis

•

algorithms

Note

ERC Cybercare 669354 / IBM Watson Research Center

Editorial or Peer reviewed

REVIEWED

Written at

EPFL

EPFL units
LSI1  
Event nameEvent placeEvent date
2018 IEEE Computer Society Annual Symposium on VLSI (ISVLSI'18)

Hong Kong SAR, China

July 9-11, 2018

Available on Infoscience
June 8, 2018
Use this identifier to reference this record
https://infoscience.epfl.ch/handle/20.500.14299/146769
Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés