Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Conferences, Workshops, Symposiums, and Seminars
  4. A Process Compensated Gain Cell Embedded-DRAM for Ultra-Low-Power Variation-Aware Design
 
Loading...
Thumbnail Image
conference paper

A Process Compensated Gain Cell Embedded-DRAM for Ultra-Low-Power Variation-Aware Design

Giterman, Robert
•
Teman, Adam
•
Meinerzhagen, Pascal
Show more
2016
2016 Ieee International Symposium On Circuits And Systems (Iscas)
IEEE International Symposium on Circuits and Systems (ISCAS)

Gain cell embedded DRAM (GC-eDRAM) is a high-density alternative to SRAM for ultra-low-power systems. However, due to its dynamic nature, GC-eDRAM requires power-hungry refresh cycles to ensure data retention. Traditional design approaches dictate configuration of the refresh rate according to the worst bitcell, when biased at low-probability, worst-case conditions. However, due to the process variations and local mismatch that can significantly deteriorate the data retention time of a GC-eDRAM bitcell, this design approach often leads to a large power overhead. In this paper, we present a novel GC-eDRAM architecture, incorporating several techniques for variation-aware operation. The primary feature of this architecture is an improved replica scheme for process compensated access tracking that enables calibration for process variations and adaptive refresh according to the array access statistics. The array is shown to ensure data integrity, providing as much as a 7x reduction in retention power over worst-case refresh-rate design for 20% write activity.

  • Details
  • Metrics
Type
conference paper
DOI
10.1109/ISCAS.2016.7527413
Web of Science ID

WOS:000390094701035

Author(s)
Giterman, Robert
•
Teman, Adam
•
Meinerzhagen, Pascal
•
Fish, Alexander
•
Burg, Andreas  
Date Issued

2016

Publisher

Ieee

Publisher place

New York

Published in
2016 Ieee International Symposium On Circuits And Systems (Iscas)
ISBN of the book

978-1-4799-5341-7

Total of pages

4

Series title/Series vol.

IEEE International Symposium on Circuits and Systems

Start page

1006

End page

1009

Peer reviewed

REVIEWED

Written at

EPFL

EPFL units
TCL  
Event nameEvent placeEvent date
IEEE International Symposium on Circuits and Systems (ISCAS)

Montreal, CANADA

MAY 22-25, 2016

Available on Infoscience
January 24, 2017
Use this identifier to reference this record
https://infoscience.epfl.ch/handle/20.500.14299/133259
Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés