Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Journal articles
  4. Silicon-Proven, Per-Cell Retention Time Distribution Model for Gain-Cell Based eDRAMs
 
Loading...
Thumbnail Image
research article

Silicon-Proven, Per-Cell Retention Time Distribution Model for Gain-Cell Based eDRAMs

Edri, Noa
•
Meinerzhagen, Pascal
•
Teman, Adam
Show more
2016
Ieee Transactions On Circuits And Systems I-Regular Papers

Gain-cell embedded DRAM (GC-eDRAM) is an interesting alternative to SRAMfor reasons such as high density, low bitcell leakage, logic compatibility, and suitability for 2-port memories. Themajor drawbacks of GC-eDRAMs are their limited data retention times (RTs) and the large spread of RT across an array, which degrade energy-efficiency due to refresh cycles. While the array refresh rate can be determined according to circuit simulation or post-manufacturing calibration, there is a lack of analytical and statistical RT models for GC-eDRAM that could unveil the limiters and circuit parameters that lead to the large observed RT spreads. In this work, we derive the first comprehensive analytical model for the statistical distribution of the per-cell retention time of 2T-bitcell GC-eDRAMs, which is found to follow a log-normal distribution. The accuracy of the proposed retention time model is verified by extensive Monte Carlo and worst case distance circuit simulations and silicon measurements of an 0.18 mu m test chip. Furthermore, a sensitivity analysis unveils the circuit parameters that have the highest impact on the RT spread. Interestingly, the variability of the threshold voltage of the write access transistor has a much higher impact on the RT spread than the variability of any other circuit parameter, including the storage node capacitor. This holds true under process scaling, for nodes as advanced as 28 nm, as shown through simulation. The insights gained from the retention time model help circuit designers achieve better GC-eDRAMs with longer RTs and sharper RT distributions. In addition, the herein presented model can be used as a basis to study the reliability/energy trade-off for GC-eDRAM usage in fault-tolerant VLSI systems.

  • Details
  • Metrics
Type
research article
DOI
10.1109/Tcsi.2015.2512706
Web of Science ID

WOS:000372751000006

Author(s)
Edri, Noa
•
Meinerzhagen, Pascal
•
Teman, Adam
•
Burg, Andreas  
•
Fish, Alexander
Date Issued

2016

Publisher

Institute of Electrical and Electronics Engineers

Published in
Ieee Transactions On Circuits And Systems I-Regular Papers
Volume

63

Issue

2

Start page

222

End page

232

Subjects

Embedded DRAM

•

gain cells

•

integrated circuit modeling

•

leakage currents

•

model validation

•

MOS integrated circuits

•

parasitic capacitance

•

retention time

•

semiconductor memory

•

sensitivity analysis

•

statistical analysis

Peer reviewed

REVIEWED

Written at

OTHER

EPFL units
TCL  
Available on Infoscience
July 19, 2016
Use this identifier to reference this record
https://infoscience.epfl.ch/handle/20.500.14299/127912
Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés