Repository logo

Infoscience

  • English
  • French
Log In
Logo EPFL, École polytechnique fédérale de Lausanne

Infoscience

  • English
  • French
Log In
  1. Home
  2. Academic and Research Output
  3. Conferences, Workshops, Symposiums, and Seminars
  4. A Parallelized Layered QC-LDPC Decoder for IEEE 802.11ad
 
Loading...
Thumbnail Image
conference paper

A Parallelized Layered QC-LDPC Decoder for IEEE 802.11ad

Balatsoukas Stimming, Alexios
•
Preyss, Nicholas
•
Cevrero, Alessandro  
Show more
2013
2013 IEEE 11th International New Circuits and Systems Conference (NEWCAS)
11th IEEE International NEWCAS Conference

We present a doubly parallelized layered quasi-cyclic low density parity-check decoder for the emerging IEEE 802.11ad multigigabit wireless standard. The decoding algorithm is equivalent to a nonparallelized layered decoder and, thus, retains its favorable convergence characteristics, which are known to be superior to those of flooding schedule based decoders. The proposed architecture was synthesized using a TSMC 40 nm CMOS technology, resulting in a cell area of 0.18 mm2 and a clock frequency of 850 MHz. At this clock frequency, the decoder achieves a coded throughput of 3.12 Gbps, thus meeting the throughput requirements when using both the mandatory BPSK modulation and the optional QPSK modulation.

  • Files
  • Details
  • Metrics
Loading...
Thumbnail Image
Name

PID2770545.pdf

Type

Preprint

Access type

openaccess

Size

499.2 KB

Format

Adobe PDF

Checksum (MD5)

f2fa9a65ec378208144c7b912f28a151

Logo EPFL, École polytechnique fédérale de Lausanne
  • Contact
  • infoscience@epfl.ch

  • Follow us on Facebook
  • Follow us on Instagram
  • Follow us on LinkedIn
  • Follow us on X
  • Follow us on Youtube
AccessibilityLegal noticePrivacy policyCookie settingsEnd User AgreementGet helpFeedback

Infoscience is a service managed and provided by the Library and IT Services of EPFL. © EPFL, tous droits réservés